

## S-8254A Series

Rev.5.2 01

## **BATTERY PROTECTION IC** FOR 3-SERIAL- OR 4-SERIAL-CELL PACK

www.ablic.com

© ABLIC Inc., 2002-2016

The S-8254A Series is a protection IC for 3-serial- or 4-serial-cell lithium-ion / lithium polymer rechargeable batteries and includes a high-accuracy voltage detector and delay circuit.

The S-8254A Series protects both 3-serial or 4-serial cells using the SEL pin for switching.

### Features

- (1) High-accuracy voltage detection for each cell
  - Overcharge detection voltage n (n = 1 to 4)
  - Overcharge release voltage n (n = 1 to 4)
  - Overdischarge detection voltage n (n = 1 to 4)
  - Overdischarge release voltage n (n = 1 to 4)
- (2) Three-level overcurrent protection
  - Overcurrent detection voltage 1
  - Overcurrent detection voltage 2
  - Overcurrent detection voltage 3
- 0.05 V to 0.30 V (50 mV step) 0.5 V

3.8 V to 4.4 V<sup>\*1</sup>

2.0 V to 3.4 V<sup>\*2</sup>

Accuracy ±25 mV Accuracy ±100 mV

Accuracy ±25 mV

Accuracy ±50 mV

Accuracy ±80 mV

Accuracy ±100 mV

- Accuracy ±300 mV (3) Delay times for overcharge detection, overdischarge detection and overcurrent detection 1 can be set by external capacitors (delay times for overcurrent detection 2 and 3 are fixed internally).
- (4) Switchable between a 3-serial cell and 4-serial cell using the SEL pin
- (5) Charge/discharge operation can be controlled via the control pins.
- (6) High-withstand voltage Absolute maximum rating : 26 V
- (7) Wide operating voltage range 2 V to 24 V
- (8) Wide operating temperature range  $-40^{\circ}$ C to  $+85^{\circ}$ C
- (9) Low current consumption
  - During operation 30 μA max. (+25°C)
  - 0.1 µA max. (+25°C) During power-down
- (10) Lead-free, Sn100%, halogen-free
- \*1. Overcharge hysteresis voltage n (n = 1 to 4) can be selected as 0 V or from a range of 0.1 V to 0.4 V in 50 mV steps.

(Overcharge hysteresis voltage = Overcharge detection voltage - Overcharge release voltage)

\*2. Overdischarge hysteresis voltage n (n = 1 to 4) can be selected as 0 V or from a range of 0.2 V to 0.7 V in 100 mV steps.

(Overdischarge hysteresis voltage = Overdischarge release voltage - Overdischarge detection voltage)

\*3. Refer to "■ Product Name Structure" for details.

## Applications

- Lithium-ion rechargeable battery packs
- Lithium polymer rechargeable battery packs

### Package

16-Pin TSSOP

 $V_{VC1} - 1.2 V$ 

3.9 V to 4.4 V (50 mV step)

2.0 V to 3.0 V (100 mV step)

ABLIC Inc.

Rev.5.2\_01

## Block Diagram





2. Numerical values are typical values.

Figure 1



- **\*1.** Refer to the tape drawing.
- \*2. Refer to "3. Product Name List".

### 2. Package

| Pa           | ckage name                | Package      | Таре         | Reel         |
|--------------|---------------------------|--------------|--------------|--------------|
| 16-Pin TSSOP | Environmental code = G, S | FT016-A-P-SD | FT016-A-C-SD | FT016-A-R-SD |
|              | Environmental code = U    | FT016-A-P-SD | FT016-A-C-SD | FT016-A-R-S1 |

#### 3. Product Name List

Table 1

Product name / Item

## Pin Configuration



#### Table 2

| Pin No. | Symbol | Description                                                                                               |
|---------|--------|-----------------------------------------------------------------------------------------------------------|
| 1       | COP    | FET gate connection pin for charge control (Nch open drain output)                                        |
| 2       | VMP    | Pin for voltage detection between VC1 and VMP (Pin for overcurrent 3 detection)                           |
| 3       | DOP    | FET gate connection pin for discharge control FET (CMOS output)                                           |
| 4       | VINI   | Pin for voltage detection between VSS and VINI (Pin for overcurrent detection 1,2)                        |
| 5       | CDT    | Capacitor connection pin for delay for overdischarge detection, delay for overcurrent detection 1         |
| 6       | CCT    | Capacitor connection pin for delay for overcharge current                                                 |
| 7       | VSS    | Input pin for negative power supply,<br>Connection pin for battery 4's negative voltage                   |
| 8       | NC *1  | No connection                                                                                             |
| 9       | NC *1  | No connection                                                                                             |
| 10      | SEL    | Pin for switching 3-series or 4-series cell $V_{SS}$ level: 3-series cell, $V_{DD}$ level : 4-series cell |
| 11      | CTL    | Control of charge FET and discharge FET                                                                   |
| 12      | VC4    | Connection pin for battery 3's negative voltage,<br>Connection pin for battery 4's positive voltage       |
| 13      | VC3    | Connection pin for battery 2's negative voltage,<br>Connection pin for battery 3's positive voltage       |
| 14      | VC2    | Connection pin for battery 1's negative voltage,<br>Connection pin for battery 2's positive voltage       |
| 15      | VC1    | Connection pin for battery 1's positive voltage                                                           |
| 16      | VDD    | Input pin for positive power supply,<br>Connection pin for battery 1's positive voltage                   |

\*1. The NC pin is electrically open. The NC pin can be connected to VDD or VSS.

Rev.5.2\_01

## Absolute Maximum Ratings

|                                   |                  |                                                    | (Ta = 25°C unless otherwise sp                 | ecified |
|-----------------------------------|------------------|----------------------------------------------------|------------------------------------------------|---------|
| Item                              | Symbol           | Applied pin                                        | Absolute Maximum Ratings                       | Unit    |
| Input voltage between VDD and VSS | V <sub>DS</sub>  | _                                                  | $V_{SS} - 0.3$ to $V_{SS} + 26$                | V       |
| Input pin voltage                 | V <sub>IN</sub>  | VC1, VC2, VC3,<br>VC4, CTL, SEL,<br>CCT, CDT, VINI | $V_{\text{SS}} - 0.3$ to $V_{\text{DD}} + 0.3$ | V       |
| VMP pin input voltage             | V <sub>VMP</sub> | VMP                                                | $V_{\rm SS}-0.3$ to $V_{\rm SS}+26$            | V       |
| DOP pin output voltage            | V <sub>DOP</sub> | DOP                                                | $V_{SS} - 0.3$ to $V_{DD} + 0.3$               | V       |
| COP pin output voltage            | V <sub>COP</sub> | COP                                                | $V_{\rm SS}-0.3$ to $V_{\rm SS}+26$            | V       |
| Dower discinction                 | Б                | —                                                  | 400 (When not mounted on board)                | mW      |
| Power dissipation                 | P <sub>D</sub>   | —                                                  | 1100 <sup>*1</sup>                             | mW      |
| Operating ambient temperature     | T <sub>opr</sub> |                                                    | - 40 to + 85                                   | °C      |
| Storage temperature               | T <sub>stg</sub> |                                                    | - 40 to + 125                                  | °C      |
|                                   |                  |                                                    |                                                |         |

Table 3

**\*1.** When mounted on board

[Mounted board]

(1) Board size :  $114.3 \text{ mm} \times 76.2 \text{ mm} \times t1.6 \text{ mm}$ 

(2) Board name : JEDEC STANDARD51-7

Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions.



Figure 3 Power Dissipation of Package (When Mounted on Board)

## Electrical Characteristics

Table 4 (1 / 2)

|                                                      |                   |                                                | · (1 / 2)            | (Ta                          | = 25°C                    | unless of                    | therwise s | pecified)       |
|------------------------------------------------------|-------------------|------------------------------------------------|----------------------|------------------------------|---------------------------|------------------------------|------------|-----------------|
| Item                                                 | Symbol            | Conditions                                     |                      | Min.                         | Тур.                      | Max.                         | Unit       | Test<br>circuit |
| [DETECTION VOLTAGE]                                  | i                 |                                                |                      |                              |                           | i                            | i          |                 |
| Overcharge detection voltage n $(n = 1, 2, 3, 4)$    | V <sub>CUn</sub>  | 3.9 V to 4.4 V, Adjus                          | stable               | V <sub>CUn</sub><br>- 0.025  | $V_{CUn}$                 | V <sub>CUn</sub><br>+ 0.025  | V          | 2               |
| Overcharge release voltage n                         | $V_{\text{CLn}}$  | 3.8 V to 4.4 V,                                | $V_{CL} \neq V_{CU}$ | V <sub>CLn</sub><br>- 0.05   | $V_{\text{CLn}}$          | V <sub>CLn</sub><br>+ 0.05   | V          | 2               |
| (n = 1, 2, 3, 4)                                     |                   | Adjustable                                     | $V_{CL} = V_{CU}$    | V <sub>CLn</sub><br>- 0.025  | $V_{CLn}$                 | V <sub>CLn</sub><br>+ 0.025  | V          | 2               |
| Overdischarge detection voltage n $(n = 1, 2, 3, 4)$ | $V_{\text{DLn}}$  | 2.0 V to 3.0 V, Adjus                          | stable               | V <sub>DLn</sub><br>- 0.08   | $V_{\text{DLn}}$          | V <sub>DLn</sub><br>+ 0.08   | V          | 2               |
| Overdischarge release voltage n                      | $V_{DUn}$         | 2.0 V to 3.4 V,                                | $V_{DL} \neq V_{DU}$ | V <sub>DUn</sub><br>- 0.10   | $V_{\text{DUn}}$          | V <sub>DUn</sub><br>+ 0.10   | V          | 2               |
| (n = 1, 2, 3, 4)                                     |                   | Adjustable                                     | $V_{DL} = V_{DU}$    | V <sub>DUn</sub><br>- 0.08   | $V_{DUn}$                 | V <sub>DUn</sub><br>+ 0.08   | V          | 2               |
| Overcurrent detection voltage 1                      | V <sub>IOV1</sub> | 0.05 V to 0.3 V, Adju                          | ustable              | V <sub>IOV1</sub><br>- 0.025 | $V_{\text{IOV1}}$         | V <sub>IOV1</sub><br>+ 0.025 | V          | 2               |
| Overcurrent detection voltage 2                      | V <sub>IOV2</sub> |                                                |                      | 0.4                          | 0.5                       | 0.6                          | V          | 2               |
| Overcurrent detection voltage 3                      | V <sub>IOV3</sub> | —                                              |                      | V <sub>VC1</sub><br>- 1.5    | V <sub>VC1</sub><br>- 1.2 | V <sub>VC1</sub><br>- 0.9    | V          | 2               |
| Temperature coefficient 1 *1                         | T <sub>COE1</sub> | $Ta = 0^{\circ}C \text{ to } 50^{\circ}C^{*3}$ |                      | - 1.0                        | 0                         | 1.0                          | mV / °C    | 2               |
| Temperature coefficient 2 *2                         | T <sub>COE2</sub> | $Ta = 0^{\circ}C \text{ to } 50^{\circ}C^{*3}$ |                      | - 0.5                        | 0                         | 0.5                          | mV / °C    | 2               |
| [ DELAY TIME ]                                       |                   |                                                |                      |                              |                           |                              |            |                 |
| Overcharge detection delay time                      | t <sub>cu</sub>   | CCT pin capacitanc                             | e = 0.1 μF           | 0.5                          | 1.0                       | 1.5                          | S          | 3               |
| Overdischarge detection<br>delay time                | t <sub>DL</sub>   | CDT pin capacitance = 0.1 $\mu$ F              |                      | 50                           | 100                       | 150                          | ms         | 3               |
| Overcurrent detection delay time 1                   | t <sub>IOV1</sub> | CDT pin capacitance = 0.1 $\mu$ F              |                      | 5                            | 10                        | 15                           | ms         | 3               |
| Overcurrent detection delay time 2                   | t <sub>IOV2</sub> | —                                              |                      | 0.4                          | 1                         | 1.6                          | ms         | 3               |
| Overcurrent detection<br>delay time 3                | t <sub>IOV3</sub> | FET gate capacitan                             | ce = 2000 pF         | 100                          | 300                       | 600                          | μS         | 3               |
| [ 0 V BATTERY CHARGE FUNCT                           | ON]               |                                                |                      |                              |                           |                              |            |                 |
| 0 V battery charge starting charger voltage          | V <sub>0CHA</sub> | 0 V battery charging available                 |                      |                              | 0.8                       | 1.5                          | V          | 4               |
| 0 V battery charge<br>inhibition battery voltage     | V <sub>OINH</sub> | 0 V battery charging unavailable               |                      | 0.4                          | 0.7                       | 1.1                          | V          | 4               |
| [INTERNAL RESISTANCE]                                |                   |                                                |                      |                              |                           |                              |            |                 |
| Resistance between<br>VMP and VDD                    | $R_{VMD}$         | —                                              |                      | 0.5                          | 1                         | 1.5                          | MΩ         | 5               |
| Resistance between<br>VMP and VSS                    | R <sub>VMS</sub>  |                                                |                      | 450                          | 900                       | 1800                         | kΩ         | 5               |

# BATTERY PROTECTION IC FOR 3-SERIAL- OR 4-SERIAL-CELL PACK S-8254A Series

Rev.5.2\_01

|                                          |                   | Table 4 (272)                                                                                 | (Ta                 | ı = 25°C | unless of           | herwise s | pecified)       |
|------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------|---------------------|----------|---------------------|-----------|-----------------|
| Item                                     | Symbol            | Conditions                                                                                    | Min.                | Тур.     | Max.                | Unit      | Test<br>circuit |
| [INPUT VOLTAGE]                          | _                 |                                                                                               |                     |          |                     |           |                 |
| Operating voltage between VDD and VSS    | V <sub>DSOP</sub> | Output voltage of DOP and<br>COP fixed                                                        | 2                   | —        | 24                  | V         | 2               |
| CTL input voltage "H"                    | V <sub>CTLH</sub> | —                                                                                             | $V_{DD} \times 0.8$ | _        | _                   | V         | 2               |
| CTL input voltage "L"                    | V <sub>CTLL</sub> | _                                                                                             | _                   | _        | $V_{DD} \times 0.2$ | V         | 2               |
| SEL input voltage "H"                    | $V_{\text{SELH}}$ |                                                                                               | $V_{DD} \times 0.8$ | _        | _                   | V         | 2               |
| SEL input voltage "L"                    | $V_{\text{SELL}}$ | —                                                                                             | —                   | _        | $V_{DD} \times 0.2$ | V         | 2               |
| [INPUT CURRENT]                          |                   |                                                                                               |                     |          |                     |           |                 |
| Current consumption<br>during operation  | I <sub>OPE</sub>  | V1 = V2 = V3 = V4 = 3.5 V                                                                     | _                   | 12       | 30                  | μA        | 1               |
| Current consumption<br>during power-down | I <sub>PDN</sub>  | V1 = V2 = V3 = V4 = 1.5 V                                                                     | _                   | _        | 0.1                 | μA        | 1               |
| VC1 pin current                          | I <sub>VC1</sub>  | V1 = V2 = V3 = V4 = 3.5 V                                                                     |                     | 1.5      | 3                   | μA        | 5               |
| VC2 pin current                          | I <sub>VC2</sub>  | V1 = V2 = V3 = V4 = 3.5 V                                                                     | - 0.3               | 0        | 0.3                 | μA        | 5               |
| VC3 pin current                          | I <sub>VC3</sub>  | V1 = V2 = V3 = V4 = 3.5 V                                                                     | - 0.3               | 0        | 0.3                 | μA        | 5               |
| VC4 pin current                          | I <sub>VC4</sub>  | V1 = V2 = V3 = V4 = 3.5 V                                                                     | - 0.3               | 0        | 0.3                 | μA        | 5               |
| CTL pin current "H"                      | I <sub>CTLH</sub> | V1 = V2 = V3 = V4 = 3.5 V,<br>$V_{CTL} = V_{DD}$                                              | _                   | _        | 0.1                 | μA        | 5               |
| CTL pin current "L"                      | I <sub>CTLL</sub> | V1 = V2 = V3 = V4 = 3.5 V,<br>$V_{CTL} = V_{SS}$                                              | - 0.4               | - 0.2    |                     | μΑ        | 5               |
| SEL pin current "H"                      | I <sub>SELH</sub> | V1 = V2 = V3 = V4 = 3.5 V,<br>$V_{SEL} = V_{DD}$                                              |                     | _        | 0.1                 | μΑ        | 5               |
| SEL pin current "L"                      | I <sub>SELL</sub> | $\label{eq:V1} \begin{array}{l} V1 = V2 = V3 = V4 = 3.5 \ V, \\ V_{SEL} = V_{SS} \end{array}$ | - 0.1               | _        | _                   | μΑ        | 5               |
| [ OUTPUT CURRENT ]                       |                   |                                                                                               |                     |          |                     |           |                 |
| COP pin leakage current                  | I <sub>COH</sub>  | $V_{COP} = 24 V$                                                                              |                     |          | 0.1                 | μA        | 5               |
| COP pin sink current                     | I <sub>COL</sub>  | $V_{COP} = V_{SS} + 0.5 V$                                                                    | 10                  |          |                     | μA        | 5               |
| DOP pin source current                   | I <sub>DOH</sub>  | $V_{DOP} = V_{DD} - 0.5 V$                                                                    | 10                  |          |                     | μA        | 5               |
| DOP pin sink current                     | I <sub>DOL</sub>  | $V_{\text{DOP}} = V_{\text{SS}} + 0.5 \text{ V}$                                              | 10                  |          |                     | μA        | 5               |

Table 4 (2 / 2)

\*1. Voltage temperature coefficient 1 : Overcharge detection voltage

\*2. Voltage temperature coefficient 2 : Overcurrent detection voltage 1

**\*3.** Since products are not screened at high and low temperature, the specification for this temperature range is guaranteed by design, not tested in production.

#### 1.0.2\_01

#### Test Circuits

This chapter describes how to test the S-8254A Series when a 4-serial cell is selected by setting the SEL pin to the VDD level. When a 3-serial cell is selected by setting the SEL pin to the VSS level, short the power supply V4.

## 1. Current Consumption during Operation, Current Consumption during Power-down (Test circuit 1)

#### 1. 1 Current Consumption during operation (I<sub>OPE</sub>)

The current at the VSS pin when V1 = V2 = V3 = V4 = 3.5 V and  $V_{VMP} = V_{DD}$  is the current consumption during operation (I<sub>OPE</sub>).

#### 1. 2 Current Consumption during power-down (IPDN)

The current at the VSS pin when V1 = V2 = V3 = V4 = 1.5 V and  $V_{VMP} = V_{SS}$  is the current consumption during power-down (I<sub>PDN</sub>).

#### Overcharge Detection Voltage, Overcharge Release Voltage, Overdischarge Detection Voltage, Overdischarge Release Voltage, Overcurrent Detection Voltage 1, Overcurrent Detection Voltage 2, Overcurrent Detection Voltage 3, CTL Input Voltage "H", CTL Input Voltage "L", SEL Input Voltage "H", SEL Input Voltage "L" (Test circuit 2)

Confirm that the COP pin and DOP pin are low ( $V_{DD} \times 0.1 \text{ V}$  or lower) when  $V_{VMP} = V_{SEL} = V_{DD}$ ,  $V_{INI} = V_{CTL} = V_{SS}$ , the CCT pin is open, the CDT pin is open, and V1 = V2 = V3 = V4 = 3.5 V (this status is referred to as the initial status).

#### 2. 1 Overcharge Detection Voltage ( $V_{CU1}$ ), Overcharge Release Voltage ( $V_{CL1}$ )

The overcharge detection voltage (V<sub>CU1</sub>) is the voltage of V1 when the voltage of the COP pin is "H" (V<sub>DD</sub> × 0.9 V or more) after the V1 voltage has been gradually increased starting at the initial status. The overcharge release voltage (V<sub>CL1</sub>) is the voltage of V1 when the voltage at the COP pin is "L" after the V1 voltage has been gradually decreased.

#### 2. 2 Overdischarge Detection Voltage ( $V_{DL1}$ ), Overdischarge Release Voltage ( $V_{DU1}$ )

The overdischarge detection voltage ( $V_{DL1}$ ) is the voltage of V1 when the voltage of the DOP pin is "H" after the V1 voltage has been gradually decreased starting at the initial status. The overdischarge release voltage ( $V_{DU1}$ ) is the voltage of V1 when the voltage at the DOP pin is "L" after the V1 voltage has been gradually increased.

When the voltage of Vn (n = 2 to 4) is changed, the overcharge detection voltage ( $V_{CUn}$ ), overcharge release voltage ( $V_{DLn}$ ), overdischarge detection voltage ( $V_{DLn}$ ), and overdischarge release voltage ( $V_{DUn}$ ) can be determined in the same way as when n = 1.

#### 2. 3 Overcurrent Detection Voltage 1 (VIOV1)

Overcurrent detection voltage 1 ( $V_{IOV1}$ ) is the voltage of the VINI pin when the voltage of the DOP pin is "H" after the VINI pin voltage has been gradually increased starting at the initial status.

#### 2. 4 Overcurrent Detection Voltage 2 (VIOV2)

Overcurrent detection voltage 2 ( $V_{IOV2}$ ) is the voltage of the VINI pin when the voltage of the DOP pin is "H" after the voltage of the CDT pin was set to  $V_{SS}$  following the initial status and the voltage of the VINI pin has been gradually decreased.

#### 2. 5 Overcurrent Detection Voltage 3 (VIOV3)

Overcurrent detection voltage 3 ( $V_{IOV3}$ ) is the voltage difference between  $V_{VC1}$  and  $V_{VMP}$  ( $V_{VC1} - V_{VMP}$ ) when the voltage of the DOP pin is "H" after the VMP voltage has been gradually decreased starting at the initial status.

#### 2. 6 CTL Input Voltage "H" (V<sub>CTLH</sub>), CTL Input Voltage "L" (V<sub>CTLL</sub>)

The CTL input voltage "H" ( $V_{CTLH}$ ) is the voltage of CTL when the voltages at the COP and DOP pins are "H" after the CTL voltage has been gradually increased starting at the initial status. The CTL input voltage "L" ( $V_{CTLL}$ ) is the voltage of CTL when the voltages at the COP and DOP pins are "L" after the CTL voltage has been gradually decreased.

#### 2. 7 SEL Input Voltage "H" (V<sub>SELH</sub>), SEL Input Voltage "L" (V<sub>SELL</sub>)

Apply 0 V to V4 in the initial status and confirm that the DOP pin is "H". The SEL input voltage "L" ( $V_{SELL}$ ) is the voltage of the SEL pin when the voltage at the DOP pin is "L" after the SEL voltage has been gradually decreased. The SEL input voltage "H" ( $V_{SELH}$ ) is the voltage of the SEL pin when the voltage of the DOP pin is "H" after the SEL voltage has been gradually increased.

#### Overcharge Detection Delay Time, Overdischarge Detection Delay Time, Overcurrent Detection Delay Time 1, Overcurrent Detection Delay Time 2, Overcurrent Detection Delay Time 3 (Test circuit 3)

Confirm that the COP pin and DOP pin are "L" when  $V_{VMP} = V_{DD}$ ,  $V_{INI} = V_{SS}$ , and V1 = V2 = V3 = V4 = 3.5 V (this status is referred to as the initial status).

#### 3. 1 Overcharge Detection Delay Time (t<sub>CU</sub>)

The overcharge detection delay time ( $t_{CU}$ ) is the time it takes for the voltage of the COP pin to change from "L" to "H" after the voltage of V1 is instantaneously changed to 4.5 V from the initial status.

#### 3. 2 Overdischarge Detection Delay Time (t<sub>DL</sub>)

The overdischarge detection delay time ( $t_{DL}$ ) is the time it takes for the voltage of the DOP pin to change from "L" to "H" after the voltage of V1 is instantaneously changed to 1.5 V from the initial status

#### 3. 3 Overcurrent Detection Delay Time 1 (t<sub>IOV1</sub>)

Overcurrent detection delay time 1 ( $t_{IOV1}$ ) is the time it takes for the voltage of the DOP pin to change from "L" to "H" after the voltage of the VINI pin is instantaneously changed to 0.4 V from the initial status.

#### 3. 4 Overcurrent Detection Delay Time 2 (t<sub>IOV2</sub>)

Overcurrent detection delay time 2 ( $t_{IOV2}$ ) is the time it takes for the voltage of the DOP pin to change from "L" to "H" after the voltage of the VINI pin is instantaneously changed to  $V_{IOV2}$  max. + 0.2 V from the initial status.

#### 3. 5 Overcurrent Detection Delay Time 3 (t<sub>IOV3</sub>)

Overcurrent detection delay time 3 ( $t_{IOV3}$ ) is the time it takes for the voltage of the DOP pin to change from "L" to "H" after the voltage of the VMP pin is instantaneously changed to  $V_{IOV3}$  min. – 0.2 V from the initial status.

Either the 0 V battery charge starting charger voltage or the 0 V battery charge inhibition battery voltage is applied to each product according to the 0 V battery charge function.

## 4. 1 0 V Battery Charge Starting Charger Voltage (V<sub>0CHA</sub>) (Product with 0 V Battery Charge Function)

The starting condition is V1 = V2 = V3 = V4 = 0 V for a product in which 0 V battery charging is available. The COP pin voltage should be lower than  $V_{0CHA}$  max. – 1 V when the VMP pin voltage  $V_{VMP} = V_{0CHA}$  max.

4. 2 0 V Battery Charge Inhibition Battery Voltage (V<sub>0INH</sub>) (Product with 0 V Battery Charge Inhibition Function)

The starting condition is  $V1 = V2 = V3 = V4 = V_{0INH}$  for a product in which 0 V battery charging is inhibited. The COP pin voltage should be higher than  $V_{VMP} - 1$  V when the VMP pin voltage  $V_{VMP} = 24$  V.

#### Resistance between VMP and VDD, Resistance between VMP and VSS, VC1 Pin Current, VC2 Pin Current, VC3 Pin Current, VC4 Pin Current, CTL pin Current "H", CTL Pin Current "L", SEL Pin Current "H", SEL Pin Current "L", COP Pin Leakage Current, COP Pin Sink Current, DOP Pin Source Current, DOP Pin Sink Current (Test circuit 5)

 $V_{VMP} = V_{SEL} = V_{DD}$ ,  $V_{INI} = V_{CTL} = V_{SS}$ , V1 = V2 = V3 = V4 = 3.5 V, and other pins left "open" (this status is referred to as the initial status).

#### 5. 1 Resistance between VMP and VDD (R<sub>VMD</sub>)

Rev.5.2\_01

The resistance between VMP and VDD ( $R_{VMD}$ ) is obtained from  $R_{VMD} = V_{DD} / I_{VMD}$  using the current value of the VMP pin ( $I_{VMD}$ ) when  $V_{VMP}$  is  $V_{SS}$  after the initial status.

#### 5. 2 Resistance between VMP and VSS (R<sub>VMS</sub>)

The resistance between VMP and VSS ( $R_{VMS}$ ) is obtained from  $R_{VMS} = V_{DD} / I_{VMS}$  using the current value of the VMP pin ( $I_{VMS}$ ) when V1 = V2 = V3 = V4 = 1.8 V after the initial status.

#### 5. 3 VC1 Pin Current (Ivc1), VC2 Pin Current (Ivc2), VC3 Pin Current (Ivc3), VC4 Pin Current (Ivc4)

At the initial status, the current that flows through the VC1 pin is the VC1 pin current ( $I_{VC1}$ ), the current that flows through the VC2 pin is the VC2 pin current ( $I_{VC2}$ ), the current that flows through the VC3 pin is the VC3 pin current ( $I_{VC3}$ ), and the current that flows through the VC4 pin is the VC4 pin current ( $I_{VC4}$ ).

#### 5. 4 CTL pin Current "H" (I<sub>CTLH</sub>), CTL Pin Current "L" (I<sub>CTLL</sub>)

In the initial status, the current that flows through the CTL pin is the CTL pin current "L" ( $I_{CTLL}$ ), after that, when  $V_{CTL} = V_{DD}$ , the current that flows through the CTL pin is the CTL pin current "H" ( $I_{CTLH}$ ).

#### 5. 5 SEL Pin Current "H" (I<sub>SELH</sub>), SEL Pin Current "L" (I<sub>SELL</sub>)

In the initial status, the current that flows through the SEL pin is the SEL pin current "H" ( $I_{SELH}$ ), after that, when  $V_{SEL} = V_{SS}$ , the current that flows through the SEL pin is the SEL pin current "L" ( $I_{SELL}$ ).

#### 5. 6 COP Pin Leakage Current (I<sub>COH</sub>), COP Pin Sink Current (I<sub>COL</sub>)

The COP pin sink current ( $I_{COL}$ ) is the current that flows through the COP pin when  $V_{COP} = V_{SS} + 0.5 V$  after the initial status. After that, the current that flows through the COP pin when V1 = V2 = V3 = V4 = 6 V and  $V_{COP} = V_{DD}$  is the COP pin leakage current ( $I_{COH}$ ).

#### 5. 7 DOP Pin Source Current (I<sub>DOH</sub>), DOP Pin Sink Current (I<sub>DOL</sub>)

The DOP pin sink current ( $I_{DOL}$ ) is the current that flows through the DOP pin when  $V_{DOP} = V_{SS} + 0.5 \text{ V}$  after the initial status. After that, the current that flows through the DOP pin when  $V_{VMP} = V_{DD} - 2 \text{ V}$  and  $V_{DOP} = V_{DD} - 0.5 \text{ V}$  is the DOP pin source current ( $I_{DOH}$ ).



Figure 4 Test Circuit 1



Figure 5 Test Circuit 2











Figure 8 Test Circuit 5

#### Operation

**Remark** Refer to "
Battery Protection IC Connection Example".

#### 1. Normal Status

When the voltage of each of the batteries is in the range from  $V_{DLn}$  to  $V_{CUn}$  and the discharge current is lower than the specified value (the VINI pin voltage is lower than  $V_{IOV1}$  and  $V_{IOV2}$ , and the VMP pin voltage is higher than  $V_{IOV3}$ ), the charging and discharging FETs are turned on.

#### 2. Overcharge Status

When the voltage of one of the batteries becomes higher than  $V_{CUn}$  and the state continues for  $t_{CU}$  or longer, the COP pin becomes high impedance. The COP pin is pulled up to the EB<sub>+</sub> pin voltage by an external resistor, and the charging FET is turned off to stop charging. This is called the overcharge status. The overcharge status is released when one of the following two conditions holds.

- (1) The voltage of each of the batteries becomes  $V_{CLn}$  or lower.
- (2) The voltage of each of the batteries is  $V_{CUn}$  or lower, and the VMP pin voltage is 39 / 40 ×  $V_{DD}$  or lower (a load is connected and discharging is started via the body diode of the charging FET).

#### 3. Overdischarge Status

When the voltage of one of the batteries becomes lower than  $V_{DLn}$  and the state continues for  $t_{DL}$  or longer, the DOP pin voltage becomes  $V_{DD}$  level, and the discharging FET is turned off to stop discharging. This is called the overdischarge status.

#### 3.1 Power-down Function

When the overdischarge status is reached, the VMP pin is pulled down to the V<sub>SS</sub> level by the internal R<sub>VMS</sub> resistor of the IC. When the VMP pin voltage is V<sub>DD</sub> / 2 or lower, the power-down function starts to operate and almost every circuit in the S-8254A Series stops working. The conditions of each output pin are as follows.

- (1) COP pin : High-Z
- (2) DOP pin :  $V_{DD}$

The power-down function is released when the following condition holds.

(1) The VMP pin voltage is  $V_{DD}$  / 2 or higher.

The overdischarge status is released when the following two conditions hold.

- (1) In case the VMP pin voltage is V<sub>DD</sub> / 2 or higher and the VMP pin voltage is lower than V<sub>DD</sub>, the overdischarge status is released when the voltage of each of the batteries is V<sub>DUn</sub> or higher.
- (2) In case a charger is connected, the overdischarge hysteresis is released. And the overdischarge status is released when the voltage of each of the batteries is  $V_{DLn}$  or higher.

#### 4. Overcurrent Status

The S-8254A Series has three overcurrent detection levels ( $V_{IOV1}$ ,  $V_{IOV2}$ , and  $V_{IOV3}$ ) and three overcurrent detection delay times ( $t_{IOV1}$ ,  $t_{IOV2}$ , and  $t_{IOV3}$ ) corresponding to each overcurrent detection level. When the discharging current becomes higher than the specified value (the voltage between  $V_{SS}$  and  $V_{INI}$  is greater than  $V_{IOV1}$ ) and the state continues for  $t_{IOV1}$  or longer, the S-8254A Series enters the overcurrent status, in which the DOP pin voltage becomes  $V_{DD}$  level to turn off the discharging FET to stop discharging, the COP pin becomes high impedance and is pulled up to the EB+ pin voltage to turn off the charging FET to stop charging, and the VMP pin is pulled up to the  $V_{DD}$  voltage by the internal resistor ( $R_{VMD}$ ). Operation of overcurrent detection level 2 ( $V_{IOV2}$ ) and overcurrent detection delay time 2 ( $t_{IOV2}$ ) is the same as for  $V_{IOV1}$  and  $t_{IOV1}$ .

In the overcurrent status, the VMP pin is pulled up to the  $V_{DD}$  level by the internal resistor in the IC ( $R_{VMD}$  resistor). The overcurrent status is released when the following condition holds.

(1) The VMP pin voltage is  $V_{IOV3}$  or higher because a charger is connected or the load (30 M $\Omega$  or more) is released.

#### 5. 0 V Battery Charge Function

Regarding the charging of a self-discharged battery (0 V battery), the S-8254A Series has two functions from which one should be selected.

- (1) 0 V battery charging is allowed (0 V battery charging is available.)
  - When the charger voltage is higher than  $V_{0CHA}$ , the 0 V battery can be charged.
- (2) 0 V battery charging is prohibited (0 V battery charging is unavailable.) When the battery voltage is  $V_{0INH}$  or lower, the 0 V battery cannot be charged.

## Caution When the VDD pin voltage is lower than the minimum value of V<sub>DSOP</sub>, the operation of the S-8254A Series is not guaranteed.

#### 6. Delay Time Setting

The overcharge detection delay time ( $t_{CU}$ ) is determined by the external capacitor connected to the CCT pin. The overdischarge detection delay time ( $t_{DL}$ ) and overcurrent detection delay time 1 ( $t_{IOV1}$ ) are determined by the external capacitor connected to the CDT pin. Overcurrent detection delay times 2 and 3 ( $t_{IOV2}$ ,  $t_{IOV3}$ ) are fixed internally.

|                         | min.   | typ.  | max.                           |
|-------------------------|--------|-------|--------------------------------|
| t <sub>cu</sub> [s] =   | (5.00, | 10.0, | 15.0) × $C_{CCT}$ [µF]         |
| t <sub>DL</sub> [s] =   | (0.50, | 1.00, | $1.50) \times C_{CDT} [\mu F]$ |
| t <sub>IOV1</sub> [s] = | (0.05, | 0.10, | $0.15) \times C_{CDT} [\mu F]$ |

#### 7. CTL Pin

The S-8254A Series has control pins. The CTL pin is used to control the COP and DOP pin output voltages. CTL pin takes precedence over the battery protection circuit.

| CTL Pin | COP Pin          | DOP Pin          |
|---------|------------------|------------------|
| High    | High-Z           | V <sub>DD</sub>  |
| Open    | High-Z           | V <sub>DD</sub>  |
| Low     | Normal status *1 | Normal status *1 |

#### Table 5 Conditions Set by CTL Pin

\*1. The status is controlled by the voltage detector.

Caution Please note unexpected behavior might occur when electrical potential difference between the CTL pin ('L' level) and VSS is generated through the external filter (R<sub>vss</sub> and C<sub>vss</sub>) as a result of input voltage fluctuations.

## ABLIC Inc.

#### 8. SEL pin

The S-8254A Series has control pins. The SEL pin is used to switch between 3-cell and 4-cell protection. When the SEL pin is low, overdischarge detection of the V4 cell is prohibited and an overdischarge is not detected even if the V4 cell is shorted, therefore, the V4 cell can be used for 3-cell protection. The SEL pin takes precedence over the battery protection circuit. Use the SEL pin at high or low.

| SEL Pin | Condition         |
|---------|-------------------|
| High    | 4-cell protection |
| Open    | Undefined         |
| Low     | 3-cell protection |

## Timing Chart

#### 1. Overcharge Detection and Overdischarge Detection



- \*1. < 1 > : Normal status
  - < 2 > : Overcharge status
  - < 3 > : Overdischarge status
  - < 4 > : Power-down status
- $\label{eq:Remark} \mbox{ Remark } \mbox{ The charger is assumed to charge with a constant current. } V_{\mbox{\tiny EB+}} \mbox{ indicates the open voltage of the charger.}$

Figure 9

#### 2. Overcurrent detection



\*1. < 1 > : Normal status

< 2 > : Overcurrent status

**Remark** The charger is assumed to charge with a constant current.  $V_{EB+}$  indicates the open voltage of the charger.

#### Figure 10

## Battery Protection IC Connection Example

1. 3-serial Cell

Rev.5.2\_01





2. 4-serial Cell





| Symbol                                                                  | Min. | Тур. | Max. | Unit |
|-------------------------------------------------------------------------|------|------|------|------|
| $\frac{R_{VC1}^{*1}}{R_{VC2}^{*1}}$ $\frac{R_{VC2}^{*1}}{R_{VC3}^{*1}}$ | 0    | 1    | 1    | kΩ   |
| R <sub>VC2</sub> *1                                                     | 0    | 1    | 1    | kΩ   |
| R <sub>VC3</sub> *1                                                     | 0    | 1    | 1    | kΩ   |
| R <sub>VC4</sub> *1                                                     | 0    | 1    | 1    | kΩ   |
| R <sub>DOP</sub>                                                        | 2    | 5.1  | 10   | kΩ   |
| R <sub>COP</sub>                                                        | 0.1  | 1    | 1    | MΩ   |
| R <sub>VMP</sub>                                                        | 1    | 5.1  | 10   | kΩ   |
| R <sub>CTL</sub>                                                        | 1    | 1    | 100  | kΩ   |
| R <sub>VINI</sub>                                                       | 1    | 1    | 100  | kΩ   |
| R <sub>SEL</sub>                                                        | 1    | 1    | 100  | kΩ   |
| RSENSE                                                                  | 0    |      |      | mΩ   |
| 11//55                                                                  | 10   | 51   | 51   | Ω    |
| OVC1                                                                    | 0    | 0.1  | 0.33 | μF   |
| C <sub>VC2</sub> *1                                                     | 0    | 0.1  | 0.33 | μF   |
| C <sub>VC2</sub> *1<br>C <sub>VC3</sub>                                 | 0    | 0.1  | 0.33 | μF   |
| C <sub>VC4</sub> *1                                                     | 0    | 0.1  | 0.33 | μF   |
| C <sub>CCT</sub>                                                        | 0.01 | 0.1  |      | μF   |
| C <sub>CDT</sub>                                                        | 0.07 | 0.1  |      | μF   |
| C <sub>VSS</sub> <sup>*1</sup>                                          | 2.2  | 2.2  | 10   | μF   |

Table 7 Constants for External Components

\*1. Please set up a filter constant to be  $R_{VSS} \times C_{VSS} \ge 51 \ \mu\text{F} \bullet \Omega$  and to be  $R_{VC1} \times C_{VC1} = R_{VC2} \times C_{VC2} = R_{VC3} \times C_{VC3} = R_{VC4} \times C_{VC4} = R_{VSS} \times C_{VSS}$ .

#### Caution 1. The above constants may be changed without notice.

2. It is recommended that filter constants between VDD and VSS should be set approximately to 112  $\mu F \bullet \Omega.$ 

e.g.  $C_{VSS} \times R_{VSS} = 2.2 \ \mu F \times 51 \ \Omega = 112 \ \mu F \bullet \Omega$ 

Enough evaluation of transient power supply variation and overcurrent protection function in the actual application is needed to determine the proper constants. Contact our sales office in case the constants should be set to other than 112  $\mu$ F •  $\Omega$  or so.

3. It has not been confirmed whether the operation is normal or not in circuits other than the above example of connection. In addition, the example of connection shown above and the constant do not guarantee proper operation. Perform thorough evaluation using the actual application to set the constant.

#### Precautions

- The application conditions for the input voltage, output voltage, and load current should not exceed the package power dissipation.
- Batteries can be connected in any order, however, there may be cases when discharging cannot be
  performed when a battery is connected. In this case, short the VMP pin and VDD pin or connect the
  battery charger to return to the normal status.
- When an overcharged battery and an overdischarged battery intermix, the circuit is in both the overcharge and overdischarge statuses, so charging and discharging are not possible.
- Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit.
- ABLIC Inc. claims no responsibility for any disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party.

### Characteristics (Typical Data)

1. Current Consumption



2. Overcharge Detection / Release Voltage, Overdischarge Detection / Release Voltage, Overcurrent **Detection Voltage, and Delay Times** 



25

Ta [°C]

0

50

75 85

2.60

-40 -25

2. 2 V<sub>CL</sub> vs. Ta





**ABLIC Inc.** 

Rev.5.2\_01





Rev.5.2\_01

3. COP / DOP Pin

















## **Disclaimers (Handling Precautions)**

- 1. All the information described herein (product data, specifications, figures, tables, programs, algorithms and application circuit examples, etc.) is current as of publishing date of this document and is subject to change without notice.
- The circuit examples and the usages described herein are for reference only, and do not guarantee the success of any specific mass-production design.
   ABLIC Inc. is not responsible for damages caused by the reasons other than the products described herein

ABLIC Inc. is not responsible for damages caused by the reasons other than the products described herein (hereinafter "the products") or infringement of third-party intellectual property right and any other right due to the use of the information described herein.

- 3. ABLIC Inc. is not responsible for damages caused by the incorrect information described herein.
- Be careful to use the products within their specified ranges. Pay special attention to the absolute maximum ratings, operation voltage range and electrical characteristics, etc.
   ABLIC Inc. is not responsible for damages caused by failures and / or accidents, etc. that occur due to the use of the products outside their specified ranges.
- 5. When using the products, confirm their applications, and the laws and regulations of the region or country where they are used and verify suitability, safety and other factors for the intended use.
- 6. When exporting the products, comply with the Foreign Exchange and Foreign Trade Act and all other export-related laws, and follow the required procedures.
- 7. The products must not be used or provided (exported) for the purposes of the development of weapons of mass destruction or military use. ABLIC Inc. is not responsible for any provision (export) to those whose purpose is to develop, manufacture, use or store nuclear, biological or chemical weapons, missiles, or other military use.
- 8. The products are not designed to be used as part of any device or equipment that may affect the human body, human life, or assets (such as medical equipment, disaster prevention systems, security systems, combustion control systems, infrastructure control systems, vehicle equipment, traffic systems, in-vehicle equipment, aviation equipment, aerospace equipment, and nuclear-related equipment), excluding when specified for in-vehicle use or other uses. Do not apply the products to the above listed devices and equipments without prior written permission by ABLIC Inc. Especially, the products cannot be used for life support devices, devices implanted in the human body and devices that directly affect human life, etc.

Prior consultation with our sales office is required when considering the above uses.

ABLIC Inc. is not responsible for damages caused by unauthorized or unspecified use of our products.

9. Semiconductor products may fail or malfunction with some probability. The user of the products should therefore take responsibility to give thorough consideration to safety design including redundancy, fire spread prevention measures, and malfunction prevention to prevent accidents causing injury or death, fires and social damage, etc. that may ensue from the products' failure or malfunction. The entire system must be sufficiently evaluated and applied on customer's own responsibility.

- 10. The products are not designed to be radiation-proof. The necessary radiation measures should be taken in the product design by the customer depending on the intended use.
- 11. The products do not affect human health under normal use. However, they contain chemical substances and heavy metals and should therefore not be put in the mouth. The fracture surfaces of wafers and chips may be sharp. Be careful when handling these with the bare hands to prevent injuries, etc.
- 12. When disposing of the products, comply with the laws and ordinances of the country or region where they are used.
- 13. The information described herein contains copyright information and know-how of ABLIC Inc. The information described herein does not convey any license under any intellectual property rights or any other rights belonging to ABLIC Inc. or a third party. Reproduction or copying of the information from this document or any part of this document described herein for the purpose of disclosing it to a third-party without the express permission of ABLIC Inc. is strictly prohibited.
- 14. For more details on the information described herein, contact our sales office.

2.2-2018.06

