# RM25C64C



## 64Kbit 2.7V Minimum Non-volatile Serial Memory SPI Bus

#### Features

- Memory array: 64Kbit EEPROM-compatible serial memory
- Single supply voltage: 2.7V 3.6V
- Serial peripheral interface (SPI) compatible
- Supports SPI modes 0 and 3
- 1.6MHz maximum clock rate for normal read
- 5MHz maximum clock rate for fast read
- Page size: 32 byte
   Byte and Page Write from 1 to 32 bytes
   Byte Write within 25µs
   Page Write within 1ms
- Self-timed erase and write cycles
- Page or chip erase capability
- 1mA read current, 1.5mA write current, 5µA power-down current
- 8-lead packages
- RoHS-compliant and halogen-free packaging
- Based on Adesto's proprietary CBRAM® technology
- Data Retention: 10 years
- Endurance: 25,000 Write Cycles
- Unlimited Read Cycles

#### Description

The Mavriq<sup>™</sup> RM25C64C is an EEPROM-compatible, 64Kbit non-volatile serial memory utilizing Adesto's CBRAM resistive memory technology. The memory device uses a single low-voltage supply ranging from 2.7V to 3.6V.

The RM25C64C is accessed through a 4-wire SPI interface consisting of a Serial Data Input (SDI), Serial Data Output (SDO), Serial Clock (SCK), and Chip Select ( $\overline{CS}$ ). The maximum clock (SCK) frequency in normal read mode is 1.6MHz. In fast read mode the maximum clock frequency is 5MHz.

Writing into the device can be done from one to 32 bytes at a time. All writing is internally self-timed. The device also features an Erase which can be performed on 32-byte pages, or the whole chip. Writing a single byte to the Mavriq RM25C32C device consumes only 10% of the energy required by a Byte Write operation of EEPROM devices of similar size.

# 1. Block Diagram



Figure 1-1. Block Diagram



# 2. Absolute Maximum Ratings

#### Table 2-1. Absolute Maximum Ratings<sup>(1)</sup>

| Parameter                                     | Specification        |
|-----------------------------------------------|----------------------|
| Operating ambient temp range                  | 0°C to +70° C        |
| Storage temperature range                     | -20°C to +100°C      |
| Input supply voltage, VCC to GND              | - 0.3V to 3.6V       |
| Voltage on any pin with respect to GND        | -0.3V to (VCC + 0.3) |
| ESD protection on all pins (Human Body Model) | >2kV                 |
| Junction temperature                          | 85°C                 |
| DC output current                             | 5mA                  |

CAUTION: Stresses greater than Absolute Maximum Ratings may cause permanent damage to the devices. These
are stress ratings only, and operation of the device at these, or any other conditions outside those indicated in other
sections of this specification, is not implied. Exposure to absolute maximum rating conditions for extended periods
may reduce device reliability



# 3. Electrical Characteristics

## 3.1 DC Operating Characteristics

Applicable over recommended operating range: TA =  $0^{\circ}$ C to +70° C, VCC = 2.7V to 3.6V

| Symbol            | Parameter                           | Condition                                                                                                 | Min                   | Тур | Max                   | Units |
|-------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------|-----------------------|-----|-----------------------|-------|
|                   |                                     |                                                                                                           |                       |     |                       |       |
| V <sub>CC</sub>   | Supply Range                        |                                                                                                           | 2.7                   |     | 3.6                   | V     |
| V <sub>VCCI</sub> | VCC Inhibit                         |                                                                                                           |                       |     | 2.4                   | V     |
|                   | Supply ourront Foot                 | V <sub>CC</sub> = 3.6V SCK at 5 MHz                                                                       |                       |     |                       |       |
| I <sub>CC1</sub>  | Read                                | Supply current, Fast<br>Read SDO = Open, Read                                                             |                       | 1.2 | 3                     | mA    |
|                   | Sumply Current                      | V <sub>CC</sub> = 3.6V SCK at 1.6 MHz                                                                     |                       |     |                       |       |
| I <sub>CC2</sub>  | Supply Current,<br>Read Operation   | SDO = Open, Read                                                                                          |                       | 1   | 2                     | mA    |
| I <sub>CC3</sub>  | Supply Current,<br>Program or Erase | V <sub>CC</sub> = 3.6V SCK at 5 MHz                                                                       |                       | 1.5 | 3                     | mA    |
| I <sub>CC4</sub>  | Supply Current,<br>Standby          | $V_{CC}$ = 3.6V $\overline{CS}$ = $V_{CC}$                                                                |                       | 100 | 200                   | μΑ    |
| I <sub>CC5</sub>  | Supply Current,<br>Power Down       | V <sub>CC</sub> = 3.6V Power Down                                                                         |                       | 5   | 20                    | μA    |
| I <sub>IL</sub>   | Input Leakage                       | SCK, SDI, $\overline{CS}$ , $\overline{HOLD}$ , $\overline{WP}$<br>V <sub>IN</sub> =0V to V <sub>CC</sub> |                       |     | 1                     | μΑ    |
| I <sub>LO</sub>   | Output Leakage                      | SDO, $\overline{CS} = V_{CC}$<br>$V_{IN}=0V$ to $V_{CC}$                                                  |                       |     | 1                     | μΑ    |
| V <sub>IL</sub>   | Input Low Voltage                   | SCK, SDI, CS, HOLD, WP                                                                                    | -0.3                  |     | V <sub>CC</sub> x 0.3 | V     |
| V <sub>IH</sub>   | Input High Voltage                  | SCK, SDI, CS, HOLD, WP                                                                                    | V <sub>CC</sub> x 0.7 |     | V <sub>CC</sub> + 0.3 | V     |
| V <sub>OL</sub>   | Output Low Voltage                  | I <sub>OL</sub> = 3.0mA                                                                                   |                       |     | 0.4                   | V     |
| V <sub>OH</sub>   | Output High Voltage                 | Ι <sub>ΟΗ</sub> = -100μΑ                                                                                  | V <sub>CC</sub> - 0.2 |     |                       | V     |



## 3.2 AC Operating Characteristics

| Symbol            | Parameter                                                                              | Min | Тур                      | Max | Units           |
|-------------------|----------------------------------------------------------------------------------------|-----|--------------------------|-----|-----------------|
| f <sub>SCKF</sub> | SCK Clock Frequency for Fast Read Mode                                                 | 0   |                          | 5   | MHz             |
| f <sub>SCK</sub>  | SCK Clock Frequency for Normal Read Mode                                               | 0   |                          | 1.6 | MHz             |
| t <sub>RI</sub>   | SCK Input Rise Time                                                                    |     |                          | 1   | μs              |
| t <sub>FL</sub>   | SCK Input Fall Time                                                                    |     |                          | 1   | μs              |
| t <sub>scкн</sub> | SCK High Time                                                                          | 7.5 |                          |     | ns              |
| t <sub>SCKL</sub> | SCK Low Time                                                                           | 7.5 |                          |     | ns              |
| t <sub>CS</sub>   | CS High Time                                                                           | 100 |                          |     | ns              |
| t <sub>CSS</sub>  | CS Setup Time                                                                          | 10  |                          |     | ns              |
| t <sub>CSH</sub>  | CS Hold Time                                                                           | 10  |                          |     | ns              |
| t <sub>DS</sub>   | Data In Setup Time                                                                     | 4   |                          |     | ns              |
| t <sub>DH</sub>   | Data In Hold Time                                                                      | 4   |                          |     | ns              |
| t <sub>HS</sub>   | HOLD Setup Time                                                                        | 30  |                          |     | ns              |
| t <sub>HD</sub>   | HOLD Hold Time                                                                         | 30  |                          |     | ns              |
| t <sub>ov</sub>   | Output Valid                                                                           |     |                          | 6.5 | ns              |
| t <sub>OH</sub>   | Output Hold Time Normal Mode                                                           | 0   |                          |     | ns              |
| t <sub>LZ</sub>   | HOLD to output Low Z                                                                   | 0   |                          | 200 | ns              |
| t <sub>HZ</sub>   | HOLD to output High Z                                                                  |     |                          | 200 | ns              |
| t <sub>DIS</sub>  | Output Disable Time                                                                    |     |                          | 100 | ns              |
| t <sub>PW</sub>   | Page Write Cycle Time                                                                  |     | 1                        | 3   | ms              |
| t <sub>BP</sub>   | Byte Write Cycle Time                                                                  |     | 25                       | 100 | μs              |
| t <sub>PUD</sub>  | V <sub>cc</sub> Power-up Delay <sup>(1)</sup>                                          |     |                          | 75  | μs              |
| t <sub>RPD</sub>  | Return from Power-Down Time                                                            | 50  |                          |     | μs              |
| C <sub>IN</sub>   | SCK, SDI, $\overline{CS}$ , $\overline{HOLD}$ , $\overline{WP}$<br>V <sub>IN</sub> =0V |     |                          | 6   | pf              |
| C <sub>OUT</sub>  | SDO V <sub>IN</sub> =0V                                                                |     |                          | 8   | pf              |
| Endurance         |                                                                                        |     | 25000 <sup>(2)</sup>     |     | Write<br>Cycles |
|                   |                                                                                        |     | Unlimited <sup>(3)</sup> |     | Read<br>Cycles  |
| Retention         | 70°C                                                                                   |     | 10                       |     | Years           |

Applicable over recommended operating range: TA =  $0^{\circ}$ C to +70° C, VCC = 2.7V to 3.6V

Notes: 1. VCC must be within operating range.

- 2. Adesto memory products based on CBRAM technology are "Direct-Write" memories. Endurance cycle calculations follow JEDEC specification JESD22-A117B.
- 3. Subject to expected 10-year data retention specification.



## 3.3 AC Test Conditions

| AC Waveform                |        | asurement<br>ce Level |
|----------------------------|--------|-----------------------|
| VLO = 0.2V                 |        |                       |
| VHI = 3.4V                 | Input  | $0.5  V_{cc}$         |
| CL = 30pF (for 1.6MHz SCK) | Output | $0.5 V_{cc}$          |
| CL = 10pF (for 5MHz SCK)   |        |                       |

# 4. Timing Diagrams





Figure 4-2. Hold Timing







# 5. Pin Descriptions and Pin-out

#### Table 5-1.Pin Descriptions

| Mnemonic        | Pin Number | Pin Name        | Description                                                                                                                                                                                                                                                                                                                                                                 |
|-----------------|------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CS              | 1          | Chip Select     | Making $\overline{CS}$ low activates the internal circuitry for device operation.<br>Making CS high deselects the device and switches into standby<br>mode to reduce power. When the device is not selected ( $\overline{CS}$ high),<br>data is not accepted via the Serial Data Input pin (SDI) and the<br>Serial Data Output pin (SDO) remains in a high-impedance state. |
| SDO             | 2          | Serial Data Out | Sends read data or status on the falling edge of SCK.                                                                                                                                                                                                                                                                                                                       |
| WP              | 3          | Write Protect   | N/A                                                                                                                                                                                                                                                                                                                                                                         |
| GND             | 4          | Ground          |                                                                                                                                                                                                                                                                                                                                                                             |
| SDI             | 5          | Serial Data In  | Device data input; accepts commands, addresses, and data on the rising edge of SCK.                                                                                                                                                                                                                                                                                         |
| SCK             | 6          | Serial Clock    | Provides timing for the SPI interface. SPI commands, addresses,<br>and data are latched on the rising edge on the Serial Clock signal,<br>and output data is shifted out on the falling edge of the Serial Clock<br>signal.                                                                                                                                                 |
| HOLD            | 7          | Hold            | When pulled low, serial communication with the master device is paused, without resetting the serial sequence.                                                                                                                                                                                                                                                              |
| V <sub>cc</sub> | 8          | Power           | Power supply pin.                                                                                                                                                                                                                                                                                                                                                           |



Figure 5-1. Pin Out



## 6. SPI Modes Description

Multiple Adesto SPI devices can be connected onto a Serial Peripheral Interface (SPI) serial bus controlled by an SPI master, such as a microcontroller, as shown in Figure 6-1,





The Adesto RM25C64C supports two SPI modes: Mode 0 (0, 0) and Mode 3 (1, 1). The difference between these two modes is the clock polarity when the SPI master is in standby mode ( $\overline{CS}$  high). In Mode 0, the Serial Clock (SCK) stays at 0 during standby. In Mode 3, the SCK stays at 1 during standby. An example sequence for the two SPI modes is shown in Figure 6-2. For both modes, input data (on SDI) is latched in on the rising edge of Serial Clock (SCK), and output data (SDO) is available beginning with the falling edge of Serial Clock (SCK).





## 7. Registers

## 7.1 Instruction Register

The Adesto RM25C64C uses a single 8-bit instruction register. The instructions and their operation codes are listed in Table 7.1. All instructions, addresses, and data are transferred with the MSB first, and begin transferring with the first low-to-high SCK transition after the  $\overline{CS}$  pin goes low.

| Instruction | Description                     | Operation<br>Code | Address<br>Cycles | Dummy<br>Cycles | Data<br>Cycles |
|-------------|---------------------------------|-------------------|-------------------|-----------------|----------------|
| WR          | Write 1 to 32 bytes             | 02H               | 2                 | 0               | 1-32           |
| READ        | Read data from<br>memory array  | 03H               | 2                 | 0               | 1 to ∞         |
| FREAD       | Fast Read data from data memory | 0BH               | 2                 | 1               | 1 to ∞         |
| WRDI        | Write Disable                   | 04H               | 0                 | 0               | 0              |
| RDSR        | Read Status<br>Register         | 05H               | 0                 | 0               | 1 to ∞         |
| WREN        | Write Enable                    | 06H               | 0                 | 0               | 0              |
| PERS        | Page Erase 32<br>bytes          | 42H               | 2                 | 0               | 0              |
| CERS        | Chip Erase                      | 60H               | 0                 | 0               | 0              |
| GERG        | Chip Elase                      | C7H               | 0                 | 0               | 0              |
| PD          | Power Down                      | B9H               | 0                 | 0               | 0              |
| RES         | Resume from<br>Power Down       | ABH               | 0                 | 0               | 0              |

#### Table 7-1. Device Operating Instructions



## 7.2 Status Register

The Adesto RM25C64C uses a single 8-bit Status Register. The Write In Progress (WIP) and Write Enable (WEL) status of the device can be determined by reading this register.

The Status Register format is shown in Table 7-2 The Status Register bit definitions are shown in Table 7-3.

#### Table 7-2. Status Register Format

| E | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
|---|------|------|------|------|------|------|------|------|
|   | 0    | 0    | 0    | 0    | 0    | 0    | WEL  | WIP  |

#### Table 7-3. Status Register Bit Definitions

| Bit | Name | Description                                                                                                                                   | R/W | Non-Volatile Bit |
|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------|
| 0   | WIP  | Write In Progress<br>"0" indicates the device is ready<br>"1" indicates that the program/erase cycle<br>is in progress and the device is busy | R   | No               |
| 1   | WEL  | Write Enable Latch<br>"0" Indicates that the device is disabled<br>"1" indicates that the device is enabled                                   | R/W | No               |
| 2   | N/A  |                                                                                                                                               |     |                  |
| 3   | N/A  | Reserved. Read as "0"                                                                                                                         | N/A | No               |
| 4   | N/A  |                                                                                                                                               |     |                  |
| 5   | N/A  | Reserved. Read as "0"                                                                                                                         | N/A | No               |
| 6   | N/A  | Reserved. Read as "0"                                                                                                                         | N/A | No               |
| 7   | N/A  | Reserved. Read as "0"                                                                                                                         | N/A | No               |

## 8. Command Descriptions

### 8.1 WREN (Write Enable):

The device powers up with the Write Enable Latch set to zero. This means that no write or erase instructions can be executed until the Write Enable Latch is set using the Write Enable (WREN) instruction. The Write Enable Latch is also set to zero automatically after any non-read instruction. Therefore, all page programming instructions and erase instructions must be preceded by a Write Enable (WREN) instruction. The sequence for the Write Enable instruction is shown in Figure 8-1.





The following table is a list of actions that will automatically set the Write Enable Latch to zero when successfully executed. If an instruction is not successfully executed, for example if the  $\overline{CS}$  pin is brought high before an integer multiple of 8 bits is clocked, the Write Enable Latch will not be reset.

#### Table 8-1. Write Enable Latch to Zero

| Instruction/Operation |
|-----------------------|
| Power-Up              |
| WRDI (Write Disable)  |
| WR (Write)            |
| PERS (Page Erase)     |
| CERS (Chip Erase)     |
| PD (Power Down)       |

### 8.2 WRDI (Write Disable):

Figure 8-2. WRDI Sequence

To protect the device against inadvertent writes, the Write Disable instruction disables all write modes. Since the Write Enable Latch is automatically reset after each successful write instruction, it is not necessary to issue a WRDI instruction following a write instruction. The WRDI instruction is independent of the status of the WP pin. The WRDI sequence is shown in Figure 8-2.







### 8.3 RDSR (Read Status Register):

The Read Status Register instruction provides access to the Status Register and indication of write protection status of the memory.

Caution: The Write In Progress (WIP) and Write Enable Latch (WEL) indicate the status of the device. The RDSR sequence is shown in Figure 8-3. (Note: The Write Status Register command is not available in this device, and should not be used. Use of this command may cause unexpected behavior.)





### 8.4 READ (Read Data):

Reading the Adesto RM25C64C via the Serial Data Output (SDO) pin requires the following sequence: First the  $\overline{CS}$  line is pulled low to select the device; then the READ op-code is transmitted via the SDI line, followed by the address to be read (A15-A0). Although not all 16 address bits are used, a full 2 bytes of address must be transmitted to the device. For the 32Kbit device, only address A0 to A11 are used; the rest are don't cares and must be set to "0". For the 64Kbit device, only address A0 to A12 are used; the rest are don't cares and must be set to "0".

Once the read instruction and address have been sent, any further data on the SDI line will be ignored. The data (D7-D0) at the specified address is then shifted out onto the SDO line. If only one byte is to be read, the  $\overline{CS}$  line should be driven high after the byte of data comes out. This completes the reading of one byte of data.

The READ sequence can be automatically continued by keeping the CS low. At the end of the first data byte the byte address is internally incremented and the next higher address data byte will be shifted out. When the highest address is reached, the address counter will roll over to the lowest address (00000), thus allowing the entire memory to be read in one continuous read cycle. The READ sequence is shown in Figure 8-4.



#### Figure 8-4. Single Byte READ Sequence



## 8.5 FREAD (Fast Read Data):

The Adesto RM25C64C also includes the Fast Read Data command, which facilitates reading memory data at higher clock rates, up to 5MHz. After the  $\overline{CS}$  line is pulled low to select the device, the FREAD op-code is transmitted via the SDI line. This is followed by the 2-byte address to be read (A15-A0) and then a 1-byte dummy. For the 64Kbit device, only address A0 to A12 are used; the rest are don't cares and must be set to "0".

The next 8 bits transmitted on the SDI are dummy bits. The data (D7-D0) at the specified address is then shifted out onto the SDO line. If only one byte is to be read, the  $\overline{CS}$  line should be driven high after the data comes out. This completes the reading of one byte of data.

The FREAD sequence can be automatically continued by keeping the  $\overline{CS}$  low. At the end of the first data byte, the byte address is internally incremented and the next higher address data byte is then shifted out. When the highest address is reached, the address counter rolls over to the lowest address (00000), allowing the entire memory to be read in one continuous read cycle. The FREAD sequence is shown in Figure 8-5.



#### Figure 8-5. Two Byte FREAD Sequence

## 8.6 WRITE (WR):

| Product  | Density | Page Size (byte) |
|----------|---------|------------------|
| RM25C64C | 64Kbit  | 32               |

The Write (WR) instruction allows bytes to be written to the memory. But first, the device must be write-enabled via the WREN instruction. The  $\overline{CS}$  pin must be brought high after completion of the WREN instruction; then the  $\overline{CS}$  pin can be brought back low to start the WR instruction. The  $\overline{CS}$  pin going high at the end of the WR input sequence initiates the internal write cycle. During the internal write cycle, all commands except the RDSR instruction are ignored.



A WR instruction requires the following sequence. After the  $\overline{CS}$  line is pulled low to select the device, the WR op-code is transmitted via the SDI line, followed by the byte address (A15-A0) and the data (D7-D0) to be written. The internal write cycle sequence will start after the  $\overline{CS}$  pin is brought high. The low-to-high transition of the  $\overline{CS}$  pin must occur during the SCK low-time immediately after clocking in the D0 (LSB) data bit.

The Write In Progress status of the device can be determined by initiating a Read Status Register (RDSR) instruction and monitoring the WIP bit. If the WIP bit (Bit 0) is a "1", the write cycle is still in progress. If the WIP bit is "0", the write cycle has ended. Only the RDSR instruction is enabled during the write cycle. The sequence of a one-byte WR is shown in Figure 8-6.



#### Figure 8-6. One Byte Write Sequence

The Adesto RM25C64C is capable of a 32-byte write operation.

For the RM25C64C: After each byte of data is received, the five low-order address bits (A4-A0) are internally incremented by one; the high-order bits of the address will remain constant. All transmitted data that goes beyond the end of the current page are written from the start address of the same page (from the address whose 5 least significant bits [A4-A0] are all zero). If more than 32 bytes are sent to the device, previously latched data are discarded and the last 32 data bytes are ensured to be written correctly within the same page. If less than 32 data bytes are sent to the device, they are correctly written at the requested addresses without having any effects on the other bytes of the same page.

The Adesto R25C64C is automatically returned to the write disable state at the completion of a program cycle. The sequence for a 32 byte WR is shown in Figure 8-7. Note that the Multi-Byte Write operation is internally executed by sequentially writing the words in the Page Buffer.

NOTE: If the device is not write enabled (WREN) previous to the Write instruction, the device will ignore the write instruction and return to the standby state when CS is brought high. A new CS falling edge is required to reinitiate the serial communication.







### 8.7 PER (Page Erase 32 bytes):

Page Erase sets all bits inside the addressed 32-byte page to a 1. A Write Enable (WREN) instruction is required prior to a Page Erase. After the WREN instruction is shifted in, the  $\overline{CS}$  pin must be brought high to set the Write Enable Latch.

The Page Erase sequence is initiated by bringing the  $\overline{CS}$  pin low; this is followed by the instruction code, then 2 address bytes. Any address inside the page to be erased is valid. This means the bottom five/six bits (A4-A0)/(A5-A0) of the address are ignored. Once the address is shifted in, the  $\overline{CS}$  pin is brought high, which initiates the self-timed Page Erase function. The WIP bit in the Status Register can be read, using the RDSR instruction, to determine when the Page Erase cycle is complete.

The sequence for the PER is shown in Figure 8-8.

#### Figure 8-8. PERS Sequence





### 8.8 CER (Chip Erase):

Chip Erase sets all bits inside the device to a 1. A Write Enable (WREN) instruction is required prior to a Chip Erase. After the WREN instruction is shifted in, the  $\overline{CS}$  pin must be brought high to set the Write Enable Latch.

The Chip Erase sequence is initiated by bringing the  $\overline{CS}$  pin low; this is followed by the instruction code. There are two different instruction codes for CER, 60h and C7h. Either instruction code will initiate the Chip Erase sequence. No address bytes are needed. Once the instruction code is shifted in, the  $\overline{CS}$  pin is brought high, which initiates the self-timed Chip Erase function. The WIP bit in the Status Register can be read, using the RDSR instruction, to determine when the Chip Erase cycle is complete.

The sequence for the 60h CER instruction is shown in Figure 8-9. The sequence for the C7h CER instruction is shown in Figure 8-10.

#### Figure 8-9. CERS Sequence (60h)



Figure 8-10. CERS Sequence (C7h)



### 8.9 PD (Power Down):

Power Down mode allows the user to reduce the power of the device to its lowest power consumption state.

All instructions given during the Power Down mode are ignored except the Resume from Power down (RES) instruction. Therefore this mode can be used as an additional software write protection feature.

The Power Down sequence is initiated by bringing the  $\overline{CS}$  pin low; this is followed by the instruction code. Once the instruction code is shifted in the  $\overline{CS}$  pin is brought high, which initiates the PD mode. The sequence for PD is shown in Figure 8-11.



Figure 8-11. PD Sequence



### 8.10 RES (Resume from Power Down):

The Resume from Power Down mode is the only command that will wake the device up from the Power Down mode. All other commands are ignored.

In the simple instruction command, after the  $\overline{CS}$  pin is brought low, the RES instruction is shifted in. At the end of the instruction, the  $\overline{CS}$  pin is brought back high.

The rising edge of the SCK clock number 7 (8<sup>th</sup> rising edge) initiates the internal RES instruction. The device becomes available for Read and Write instructions 75 $\mu$ S after the 8<sup>th</sup> rising edge of the SCK (t<sub>PUD</sub>, see AC Characteristics). The sequence for simple RES instruction is shown in Figure 8-12.

#### Figure 8-12. Simple RES Sequence





## 9. Package Information

## 9.1 SN (JEDEC SOIC)





## 9.2 TA-TSSOP



# 10. Ordering Information

## 10.1 Ordering Detail



## 10.2 Ordering Codes

| Ordering Code   | Package | Density | Operating<br>Voltage | f <sub>scкғ</sub> | Device<br>Grade | Ship<br>Carrier | Qty.<br>Carrier |
|-----------------|---------|---------|----------------------|-------------------|-----------------|-----------------|-----------------|
| RM25C64C-BSNC-B | SN      | 64Kbit  | 2.7V to 3.6V         | 5MHz              | Commercial      | Tube            | 100             |
| RM25C64C-BSNC-T |         | 04NDIL  | 2.7 0 10 3.00        | JIVITIZ           | (0°C to 70°C)   | Reel            | 4000            |
| RM25C64C-BTAC-B | ТА      | 64Kbit  | 2.7V to 3.6V         | 5MHz              | Commercial      | Tube            | 100             |
| RM25C64C-BTAC-T | IA      | 04NDIL  | 2.7 0 10 3.00        |                   | (0°C to 70°C)   | Reel            | 6000            |

|    | Package Type                                                     |
|----|------------------------------------------------------------------|
| SN | 8-lead 0.150" wide, Plastic Gull Wing Small Outline (JEDEC SOIC) |
| ТА | 8-lead 3 x 4.4 mm, Thin Shrink Small Outline Package             |



# 11. Revision History

| Doc. Rev.     | Date    | Comments                                                    |
|---------------|---------|-------------------------------------------------------------|
| RM25C64C-064A | 10/2014 | Initial document release.                                   |
| RM25C64C-064B | 1/2015  | Updated Power Down Current.                                 |
| RM25C64C-064C | 3/2015  | Updated formatting and syntax.                              |
| RM25C64C-064D | 4/2015  | Updated Endurance specifications for Read and Write cycles. |
| RM25C64C-064E | 9/2015  | Removed Preliminary document status (document complete).    |
| RM25C64C-064F | 1/2018  | Added patent information.                                   |





### **Corporate Office**

California | USA Adesto Headquarters 1250 Borregas Avenue Sunnyvale, CA 94089 Phone: (+1) 408.400.0578 Email: contact@adestotech.com

© 2018 Adesto Technologies. All rights reserved. / Rev.: DS-RM25C64C-064F-1/2018

Adesto<sup>®</sup>, the Adesto logo, CBRAM<sup>®</sup>, Mavriq<sup>TM</sup> and DataFlash<sup>®</sup> are registered trademarks or trademarks of Adesto Technologies. All other marks are the property of their respective owners. Adesto products in this datasheet are covered by certain Adesto patents registered in the United States and potentially other countries. Please refer to http://www.adestotech.com/patents for details.

Disclaimer: Adesto Technologies Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Adesto's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Adesto are granted by the Company in connection with the sale of Adesto products, expressly or by implication. Adesto's products are not authorized for use as critical components in life support devices or systems.