

## ISL80138

40V, Low Quiescent Current, 150mA Linear Regulator

FN7969 Rev 1.00 January 15, 2016

The ISL80138 is a high voltage, adjustable  $V_{OUT}$  low quiescent current linear regulator ideally suited for "always-on" and "keep alive" applications. The ISL80138 operates from an input voltage of +6V to +40V under normal operating conditions and consumes only 18 $\mu$ A of quiescent current at no load.

The ISL80138 features an EN pin that can be used to put the device into a low-quiescent current shutdown mode where it draws only  $2\mu A$  of supply current. The device features over-temperature shutdown and current limit protection.

The ISL80138 is rated to operate across the -40 °C to +125 °C temperature range and is available in a 14 lead HTSSOP with an exposed pad package.

**TABLE 1. KEY DIFFERENCES IN FAMILY OF 40V LDO PARTS** 

| PART NUMBER | MINIMUM I <sub>OUT</sub> | IC PACKAGE   |
|-------------|--------------------------|--------------|
| ISL80136    | 50mA                     | 8 Ld EPSOIC  |
| ISL80138    | 150mA                    | 14 Ld HTSSOP |

## **Related Literature**

- ISL80136 Datasheet
- AN1784, "ISL80136EVAL1Z, ISL80138EVAL1Z Evaluation Boards User Guide"

## **Features**

- Wide VIN range of 6V to 40V
- Adjustable output voltage from 2.5V to 12V
- · Guaranteed 150mA output current
- · Ultra low 18µA typical quiescent current
- Low 2µA of typical shutdown current
- ±1% accurate voltage reference
- · Low dropout voltage of 295mV at 150mA
- 40V tolerant logic level (TTL/CMOS) enable input
- Stable operation with 10µF output capacitor
- 5kV ESD HBM rated
- Thermal shutdown and current limit protection
- Thermally enhanced 14 Ld exposed pad HTSSOP package

# **Applications**

- Industrial
- Telecommunications



FIGURE 1. TYPICAL APPLICATION



FIGURE 2. QUIESCENT CURRENT vs TEMPERATURE (AT UNITY GAIN).  $V_{IN} = 14V$ 

# **Block Diagram**



# **Pin Configuration**



# **Pin Descriptions**

| PIN NUMBER                      | PIN NAME | DESCRIPTION                                                                                             |  |
|---------------------------------|----------|---------------------------------------------------------------------------------------------------------|--|
| 1, 3, 4, 5, 6, 9,<br>10, 11, 13 | NC       | Pins have internal termination and can be left unconnected. Connection to ground is optional.           |  |
| 2                               | IN       | Input voltage pin. A minimum 0.1µF ceramic capacitor is required for proper operation. Range 6V to 40V. |  |
| 7                               | EN       | Enable pin. High on this pin enables the device. Range OV to V <sub>IN</sub> .                          |  |
| 8                               | GND      | Ground pin.                                                                                             |  |
| 12                              | ADJ      | This pin is connected to the external feedback resistor divider which sets the LDO output voltage.      |  |
| 14                              | OUT      | Regulated output voltage. A 10µF ceramic capacitor is required for stability. Range 0V to 12V.          |  |
| -                               | EPAD     | It is recommended to solder the EPAD to the ground plane.                                               |  |

# **Ordering Information**

| PART NUMBER (Notes 1, 2, 3) | PART<br>MARKING     | TEMP. RANGE<br>(°C) | ENABLE<br>PIN | OUTPUT VOLTAGE<br>(V) | PACKAGE<br>(RoHS Compliant) | PKG.<br>DWG.# |
|-----------------------------|---------------------|---------------------|---------------|-----------------------|-----------------------------|---------------|
| ISL80138IVEAJZ              | 80138 IAJZ          | -40 to +125         | Yes           | ADJ                   | 14 Ld HTSSOP                | M14.173B      |
| ISL80138EVAL1Z              | Evaluation Platform |                     |               |                       |                             |               |

#### NOTES:

- 1. Add "-T\*" suffix for tape and reel. Please refer to TB347 for details on reel specifications.
- 2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
- 3. For Moisture Sensitivity Level (MSL), please see device information page for ISL80138. For more information on MSL please see techbrief TB363.

## **Absolute Maximum Ratings**

| IN Pin to GND Voltage                                    | GND - 0.3V to +45V |
|----------------------------------------------------------|--------------------|
| OUT Pin to GND Voltage                                   | GND - 0.3V to 16V  |
| ADJ Pin to GND Voltage                                   | GND - 0.3V to 3V   |
| EN Pin to GND Voltage                                    | GND - 0.3V to VIN  |
| Output Short-circuit Duration                            | Indefinite         |
| ESD Rating                                               |                    |
| Human Body Model (Tested per JESD22-A114E).              | 5kV                |
| Machine Model (Tested per JESD-A115-A)                   | 200V               |
| Charge Device Model (Tested per JESD22-C101C             | ) 2.2kV            |
| Latch-up (Tested per JESD78B; Class II, Level A) $\dots$ | 100mA              |

## **Thermal Information**

| Thermal Resistance (Typical)      | $\theta_{JA}$ (°C/W) | θ <sub>JC</sub> (°C/W) |
|-----------------------------------|----------------------|------------------------|
| 14 Ld HTSSOP Package (Notes 4, 5) | 37                   | 5                      |
| Maximum Junction Temperature      |                      | +150°C                 |
| Maximum Storage Temperature Range | 6                    | 55°C to +175°C         |
| Pb-Free Reflow Profile            |                      | see <u>TB493</u>       |

## **Recommended Operating Conditions**

| Ambient Temperature Range | 40°C to +125°C |
|---------------------------|----------------|
| IN pin to GND Voltage     | +6V to +40V    |
| OUT pin to GND Voltage    | +2.5V to +12V  |
| EN pin to GND Voltage     | 0V to +40V     |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

#### NOTES:

- 4. θ<sub>JA</sub> is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379.
- 5. For  $\theta_{JC}$ , the "case temp" location is the center of the exposed metal pad on the package underside.

**Electrical Specifications** Recommended Operating Conditions, unless otherwise noted.  $V_{IN} = 14V$ ,  $I_{OUT} = 1$ mA,  $T_A = T_J = -40 \,^{\circ}$ C to +125  $^{\circ}$ C, unless otherwise noted. Typical specifications are at  $T_A = +25 \,^{\circ}$ C. **Boldface limits apply across the operating temperature range, -40 ^{\circ}C to +125 ^{\circ}C.** 

| PARAMETER                       | SYMBOL                                                                                | TEST CONDITIONS                                                         | MIN<br>(Note 8) | TYP   | MAX<br>(Note 8) | UNITS |
|---------------------------------|---------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-----------------|-------|-----------------|-------|
| Input Voltage Range             | V <sub>IN</sub>                                                                       |                                                                         | 6               |       | 40              | V     |
| Guaranteed Output<br>Current    | I <sub>OUT</sub>                                                                      | V <sub>IN</sub> = V <sub>OUT</sub> + VDO                                | 150             |       |                 | mA    |
| ADJ Reference Voltage           | v <sub>out</sub>                                                                      | EN = High, V <sub>IN</sub> = 14V, I <sub>OUT</sub> = 0.1mA to 150mA     | 1.211           | 1.223 | 1.235           | V     |
| Line Regulation                 | (V <sub>OUT</sub> low line - V <sub>OUT</sub> high<br>line)/V <sub>OUT</sub> low line | 6V < V <sub>IN</sub> < 40V, I <sub>OUT</sub> = 1mA                      |                 | 0.04  | 0.15            | %     |
| Load Regulation                 | (V <sub>OUT</sub> no load - V <sub>OUT</sub> high<br>load)/V <sub>OUT</sub> no load   | V <sub>IN</sub> = 14V <sub>,</sub> I <sub>OUT</sub> = 100μA to 150mA    |                 | 0.3   | 0.6             | %     |
| Dropout Voltage                 | $\Delta V_{	extsf{DO}}$                                                               | I <sub>OUT</sub> = 1mA, V <sub>OUT</sub> = 2.5V                         |                 | 7     | 33              | mV    |
| ( <u>Note 6</u> )               |                                                                                       | I <sub>OUT</sub> = 150mA, V <sub>OUT</sub> = 2.5V                       |                 | 380   | 571             | mV    |
|                                 |                                                                                       | I <sub>OUT</sub> = 1mA, V <sub>OUT</sub> = 5V                           |                 | 7     | 33              | mV    |
|                                 |                                                                                       | I <sub>OUT</sub> = 150mA, V <sub>OUT</sub> = 5V                         |                 | 295   | 507             | mV    |
| Shutdown Current                | I <sub>SHDN</sub>                                                                     | EN = LOW                                                                |                 | 2     | 3.64            | μΑ    |
| Quiescent Current               | IQ                                                                                    | EN = HIGH, I <sub>OUT</sub> = 0mA                                       |                 | 18    | 24              | μΑ    |
|                                 |                                                                                       | EN = HIGH, I <sub>OUT</sub> = 1mA                                       |                 | 22    | 42              | μΑ    |
|                                 |                                                                                       | EN = HIGH, I <sub>OUT</sub> = 10mA                                      |                 | 34    | 60              | μΑ    |
|                                 |                                                                                       | EN = HIGH, I <sub>OUT</sub> = 150mA                                     |                 | 90    | 125             | μΑ    |
| Power Supply<br>Rejection Ratio | PSRR                                                                                  | f = 100Hz; V <sub>IN_RIPPLE</sub> = 500mV <sub>P-P</sub> ; Load = 150mA |                 | 66    |                 | dB    |
| EN FUNCTION                     |                                                                                       |                                                                         |                 | •     |                 |       |
| EN Threshold Voltage            | V <sub>EN_H</sub>                                                                     | V <sub>OUT</sub> = Off to On                                            |                 |       | 1.485           | V     |
|                                 | V <sub>EN_L</sub>                                                                     | V <sub>OUT</sub> = On to Off                                            | 0.975           |       |                 | V     |
| EN Pin Current                  | I <sub>EN</sub>                                                                       | V <sub>OUT</sub> = 0V                                                   |                 | 0.026 |                 | μΑ    |
| EN to Regulation Time (Note 7)  | t <sub>EN</sub>                                                                       |                                                                         |                 | 1.65  | 1.93            | ms    |



**Electrical Specifications** Recommended Operating Conditions, unless otherwise noted.  $V_{IN} = 14V$ ,  $I_{OUT} = 1$ mA,  $T_A = T_J = -40$ °C to +125°C, unless otherwise noted. Typical specifications are at  $T_A = +25$ °C. **Boldface limits apply across the operating temperature range, -40°C to +125°C. (Continued)** 

| PARAMETER                      | SYMBOL             | TEST CONDITIONS             | MIN<br>(Note 8) | TYP  | MAX<br>(Note 8) | UNITS |
|--------------------------------|--------------------|-----------------------------|-----------------|------|-----------------|-------|
| PROTECTION FEATURE             | S                  |                             |                 |      |                 |       |
| Output Current Limit           | I <sub>LIMIT</sub> | V <sub>OUT</sub> = 0V       | 175             | 410  |                 | mA    |
| Thermal Shutdown               | T <sub>SHDN</sub>  | Junction Temperature Rising |                 | +165 |                 | °C    |
| Thermal Shutdown<br>Hysteresis | T <sub>HYST</sub>  |                             |                 | +20  |                 | °C    |

#### NOTES:

- 6. Dropout voltage is defined as (V  $_{\mbox{\footnotesize{IN}}}$  V  $_{\mbox{\footnotesize{OUT}}}$ ) when V  $_{\mbox{\footnotesize{OUT}}}$  is 2% below the value of V  $_{\mbox{\footnotesize{OUT}}}$
- 7. Enable to Regulation is the time the output takes to reach 95% of its final value with  $V_{IN}$  = 14V and EN is taken from  $V_{IL}$  to  $V_{IH}$  in 5ns. For the adjustable versions, the output voltage is set at 5V.
- 8. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested.

# **Typical Performance Curves** $V_{\text{IN}} = 14V$ , $I_{\text{OUT}} = 1\text{mA}$ , $V_{\text{OUT}} = 5V$ , $T_{\text{J}} = +25\,^{\circ}\text{C}$ , unless otherwise specified.



FIGURE 3. QUIESCENT CURRENT vs LOAD CURRENT



FIGURE 4. QUIESCENT CURRENT vs INPUT VOLTAGE (NO LOAD)



FIGURE 5. SHUTDOWN CURRENT vs TEMPERATURE (EN = 0)



FIGURE 6. OUTPUT VOLTAGE vs TEMPERATURE (LOAD = 50mA)



FIGURE 7. OUTPUT VOLTAGE vs LOAD CURRENT



FIGURE 8. START-UP WAVEFORM

# Typical Performance Curves $v_{IN} = 14V$ , $l_{OUT} = 1mA$ , $v_{OUT} = 5V$ , $T_J = +25$ °C, unless otherwise specified. (Continued)



**FIGURE 9. LOAD TRANSIENT RESPONSE** 



FIGURE 10. PSRR vs FREQUENCY FOR VARIOUS OUTPUT VOLTAGES, (LOAD = 150mA)



FIGURE 11. PSRR vs FREQUENCY FOR VARIOUS LOAD CURRENTS,  $\mbox{\sc V}_{\mbox{OUT}} = 3.3\mbox{\sc V}$ 



FIGURE 12. OUTPUT NOISE SPECTRAL DENSITY, I<sub>OUT</sub> = 10mA



BW = 100 < f < 100kHz output noise voltage ~ 38  $\mu$ Vrms FIGURE 13. OUTPUT NOISE SPECTRAL DENSITY, I<sub>OUT</sub> = 150mA



## **Functional Description**

#### **Functional Overview**

The ISL80138 is a high performance, high voltage, low-dropout regulator (LDO) with 150mA sourcing capability. The part is rated to operate across the -40°C to +125°C temperature range. Featuring ultra-low quiescent current, it is an ideal choice for "always-on" applications. It works well under a "load dump condition" where the input voltage could rise up to 40V. This LDO device also features current limit and thermal shutdown protection.

#### **Enable Control**

The ISL80138 has an enable pin, which turns the device on when pulled high. When EN is low, the IC goes into shutdown mode and draws less than  $2\mu A.$  In "always-on" applications, EN can be tied to IN.

#### **Current Limit Protection**

The ISL80138 has internal current limiting functionality to protect the regulator during fault conditions. During current limit, the output sources a fixed amount of current largely independent of the output voltage. If the short or overload is removed from  $V_{OLIT}$ , the output returns to normal voltage regulation mode.

#### **Thermal Fault Protection**

In the event that the die temperature exceeds a typical value of +165°C, the output of the LDO will shut down until the die temperature cools down to a typical +145°C. The level of power dissipated, combined with the ambient temperature and the thermal impedance of the package, determines if the junction temperature exceeds the thermal shutdown temperature. See "Power Dissipation" on page 7 for more details.

# **Application Information**

#### **Input and Output Capacitors**

A minimum  $0.1\mu F$  ceramic capacitor is recommended at the input for proper operation. For the output, a ceramic capacitor with a capacitance of  $10\mu F$  is recommended for the ISL80138 to maintain stability. The ground connection of the output capacitor should be routed directly to the GND pin of the device and also placed close to the IC.

#### **Output Voltage Setting**

The ISL80138 output voltage is programmed using an external resistor divider as shown in Figure 14.



FIGURE 14. OUTPUT VOLTAGE SETTING

The output voltage is calculated using **Equation 1**:

$$V_{OUT} = 1.223 V \times \left(\frac{R_1}{R_2} + 1\right)$$
 (EQ. 1)

#### **Power Dissipation**

The junction temperature must not exceed the range specified in <u>"Recommended Operating Conditions" on page 3</u>. The power dissipation can be calculated using Equation 2:

$$P_D = (V_{IN} - V_{OUT}) \times I_{OUT} + V_{IN} \times I_{GND}$$
 (EQ. 2)

The maximum allowable junction temperature,  $T_{J(MAX)}$  and the maximum expected ambient temperature,  $T_{A(MAX)}$  will determine the maximum allowable junction temperature rise ( $\Delta T_J$ ), as shown in Equation 3:

$$\Delta T_{J} = T_{J(MAX)} - T_{A(MAX)}$$
 (EQ. 3)

To calculate the maximum ambient operating temperature, use the junction-to-ambient thermal resistance  $(\theta_{JA})$  as shown in Equation 4:

$$T_{J(MAX)} = P_{D(MAX)} \times \theta_{JA} + T_{A}$$
 (EQ. 4)

## **Board Layout Recommendations**

A good PCB layout is important to achieve expected performance. Consideration should be taken when placing the components and routing the trace to minimize the ground impedance and keep the parasitic inductance low. The input and output capacitors should have a good ground connection and be placed as close to the IC as possible. The feedback trace in the adjustable version should be away from other noisy traces. The 14 Ld HTSSOP package uses the copper area on the PCB as a heat sink. The EPAD of this package must be soldered to the copper plane (GND plane) for effective heat dissipation. Figure 15 shows a curve for  $\theta_{JA}$  of the package for different copper area sizes.



FIGURE 15.  $\theta_{JA}$  vs EPAD-MOUNT COPPER LAND AREA ON PCB

# **Revision History**

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest Rev.

| DATE             | REVISION | CHANGE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| January 15, 2016 | FN7969.1 | Updated entire datasheet applying Intersil's new standards.  On page 1, updated Key Differences Table, Replaced "ADJ OR FIXED VOUT" Column with "IC PACKAGE" column. On page 2, updated Block Diagram, removed two resistors and switched polarity of EA.  Onpage 2, removed "Range OV to 3V." from the ADJ Pin Description  On page 3, updated Note 4 from " $\theta_{JA}$ is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details." to " $\theta_{JA}$ is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379."  On page 3, removed " $C_{IN} = 0.1\mu\text{F}$ , $C_{OUT} = 10\mu\text{F}$ " from the Electrical Specification heading.  On page 3, updated the Line Regulation -Symbol, from " $\Delta V_{OUT}/\Delta V_{IN}$ " to " $(V_{OUT}$ low line - $V_{OUT}$ high line)/ $V_{OUT}$ low line".  -Test Conditions, from " $3V \leq V_{IN} \leq 40V$ , $I_{OUT} = 1\text{mA}$ " to " $6V < V_{IN} < 40V$ , $I_{OUT} = 1\text{mA}$ " On page 3, updated the Load Regulation -Symbol, from " $\Delta V_{OUT}/\Delta I_{OUT}$ " to " $(V_{OUT}$ no load - $V_{OUT}$ high load)/ $V_{OUT}$ no load". |
|                  |          | -Test Conditions from "V <sub>IN</sub> = V <sub>OUT</sub> +V <sub>DO</sub> " to "V <sub>IN</sub> = 14V"  On page 3, updated the Dropout Voltage (Two rows only):  -Test Conditions from "VOUT = 3.3V" to "VOUT = 2.5V"  -Changed maximum value for condition, IOUT = 150mA, VOUT = 2.5V, from "525" to "571"  -Changed maximum value for condition, IOUT = 150mA, VOUT = 5V, from "460" to "507"  Updated Note 6 from "Dropout voltage is defined as (V <sub>IN</sub> - V <sub>OUT</sub> ) when V <sub>OUT</sub> is 2% below the value of V <sub>OUT</sub> when V <sub>IN</sub> = V <sub>OUT</sub> + 3V." to "Dropout voltage is defined as (V <sub>IN</sub> - V <sub>OUT</sub> ) when V <sub>OUT</sub> is 2% below the value of V <sub>OUT</sub> ."  On page 6, switched Figures 9 and 10 location, then updated title for Figure 10 from "POWER SUPPLY REJECTION RATIO (LOAD = 150mA)" to "PSRR vs FREQUENCY FOR VARIOUS OUTPUT VOLTAGES (LOAD = 150mA)"  Added Figures 11, 12 and 13 on page 6.  Updated Products verbiage to About Intersil verbiage.                                                                                                                                                                                                                                      |
| January 11, 2012 | FN7969.0 | Initial Release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

## **About Intersil**

Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing and high-end consumer markets.

For the most updated datasheet, application notes, related documentation and related parts, please see the respective product information page found at <a href="https://www.intersil.com">www.intersil.com</a>.

You may report errors or suggestions for improving this datasheet by visiting <a href="www.intersil.com/ask">www.intersil.com/ask</a>.

Reliability reports are also available from our website at www.intersil.com/support

© Copyright Intersil Americas LLC 2012-2016. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners.

For additional products, see <a href="www.intersil.com/en/products.html">www.intersil.com/en/products.html</a>

Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <a href="https://www.intersil.com/en/support/qualandreliability.html">www.intersil.com/en/support/qualandreliability.html</a>

Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see <a href="https://www.intersil.com">www.intersil.com</a>



# **Package Outline Drawing**

## M14.173B

14 LEAD HEAT-SINK THIN SHRINK SMALL OUTLINE PACKAGE (HTSSOP) Rev 1, 1/10





SIDE VIEW





DETAIL "X"

#### NOTES:

- Dimension does not include mold flash, protrusions or gate burrs.
   Mold flash, protrusions or gate burrs shall not exceed 0.15 per side.
- Dimension does not include interlead flash or protrusion. Interlead flash or protrusion shall not exceed 0.25 per side.
- 3. Dimensions are measured at datum plane H.
- 4. Dimensioning and tolerancing per ASME Y14.5M-1994.
- Dimension does not include dambar protrusion.
   Allowable protrusion shall be 0.80mm total in excess of dimension at maximum material condition.
  - Minimum space between protrusion and adjacent lead is 0.07mm.
- 6. Dimension in ( ) are for reference only.
- 7. Conforms to JEDEC MO-153, variation ABT-1.