

### ISL78302A

Dual LDO with Low Noise, Very High PSRR and Low IQ

FN7932 Rev 2.00 December 22, 2015

<u>ISL78302A</u> is a high-performance dual LDO capable of sourcing 300mA current from each output. It has a low standby current and very high PSRR and is stable with output capacitance of  $1\mu F$  to  $10\mu F$  with ESR of up to  $200m\Omega$ .

The device integrates an individual Power-On Reset (POR) function for each output. The POR delay for VO2 can be externally programmed by connecting a timing capacitor to the CPOR pin. The POR delay for VO1 is internally fixed at approximately 2ms. A reference bypass pin is also provided for connecting a noise-filtering capacitor for low noise and high-PSRR applications.

The quiescent current is typically only  $47\mu A$  with both LDOs enabled and active. Separate Enable pins control each individual LDO output. When both Enable pins are low, the device is in shutdown, typically drawing less than  $0.3\mu A$ .

The ISL78302A is AEC-Q100 qualified. The ISL78302A is rated for the automotive temperature range (-40 °C to +105 °C).

## **Features**

- Integrates Two 300mA High-performance LDOs
- Excellent Transient Response to Large Current Steps
- ±1.8% Accuracy Over All Operating Conditions
- Excellent Load Regulation: < 0.1% Voltage Change Across Full Range of Load Current
- Low Output Noise: Typically  $30\mu V_{RMS}$  at  $100\mu A$  (1.5V)
- · Very High PSRR: 90dB at 1kHz
- Extremely Low Quiescent Current: 47µA (Both LDOs Active)
- Wide Input Voltage Capability: 2.3V to 6.5V
- Low Dropout Voltage: Typically 230mV at 300mA
- Stable with 1μF to 10μF Ceramic Capacitors
- Separate Enable and POR Pins for Each LDO
- Soft-start and Staged Turn-on to Limit Input Current Surge During Enable
- · Current Limit and Overheat Protection
- Tiny 10 Ld 3mmx3mm DFN Package
- -40°C to +105°C Operating Temperature Range
- Pb-free (RoHS Compliant)
- · AEC-Q100 Qualified

## **Applications**

- · Radio Receivers
- · Camera Modules
- GPS/Navigation
- · Infotainment Systems



C1, C4, C5: 1µF X5R CERAMIC CAPACITOR

C2: 0.1µF X7R CERAMIC CAPACITOR

C3: 0.01µF X7R CERAMIC CAPACITOR

FIGURE 1. TYPICAL APPLICATION

## **Block Diagram**



# **Pin Configuration**



## **Pin Descriptions**

| PIN NUMBER | PIN NAME | TYPE                              | DESCRIPTION                                                                                                                                                                                                                |
|------------|----------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | VIN      | Analog I/O                        | Supply Voltage/LDO Input. Connect a 1µF capacitor to GND.                                                                                                                                                                  |
| 2          | EN1      | Low Voltage Compatible CMOS Input | LDO-1 Enable                                                                                                                                                                                                               |
| 3          | EN2      | Low Voltage Compatible CMOS Input | LDO-2 Enable                                                                                                                                                                                                               |
| 4          | СВҮР     | Analog I/O                        | Reference Bypass Capacitor Pin. Optionally connect capacitor of value $0.01\mu F$ to $1\mu F$ between this pin and GND to tune in the desired noise and PSRR performance.                                                  |
| 5          | CPOR     | Analog I/O                        | POR2 Delay Setting Capacitor Pin. Connect a capacitor between this pin and GND to delay the $\overline{POR2}$ output release after LDO-2 output reaches 94% of its specified voltage level (200ms delay per $0.01\mu F$ ). |
| 6          | GND      | Ground                            | Connection to system ground. Connect to PCB Ground plane.                                                                                                                                                                  |
| 7          | POR1     | Open Drain Output (1mA)           | Open-drain POR Output for LDO-1 (active-low). Internally connected to VO1 through 100k $\Omega$ resistor.                                                                                                                  |
| 8          | POR2     | Open Drain Output (1mA)           | Open-drain POR Output for LDO-2 (active-low). Internally connected to VO2 through $100 \text{k}\Omega$ resistor.                                                                                                           |
| 9          | V02      | Analog I/O                        | LDO-2 Output. Connect capacitor of value 1μF to 10μF to GND (1μF recommended).                                                                                                                                             |
| 10         | V01      | Analog I/O                        | LDO-1 Output. Connect capacitor of value 1 $\mu F$ to 10 $\mu F$ to GND (1 $\mu F$ recommended).                                                                                                                           |

# **Ordering Information**

| PART NUMBER ( <u>Notes 1</u> , 2, 3) | PART<br>MARKING | VO1 VOLTAGE<br>(V) | VO2 VOLTAGE<br>(V) | TEMP RANGE<br>(°C) | PACKAGE<br>(RoHS Compliant) | PKG DWG. # |
|--------------------------------------|-----------------|--------------------|--------------------|--------------------|-----------------------------|------------|
| ISL78302AARMMZ                       | DNAL            | 3.0                | 3.0                | -40 to +105        | 10 Ld 3x3 DFN               | L10.3x3C   |
| ISL78302AARLLZ                       | DNAM            | 2.9                | 2.9                | -40 to +105        | 10 Ld 3x3 DFN               | L10.3x3C   |
| ISL78302AARJMZ                       | DNAN            | 2.8                | 3.0                | -40 to +105        | 10 Ld 3x3 DFN               | L10.3x3C   |
| ISL78302AARJRZ                       | DNAP            | 2.8                | 2.6                | -40 to +105        | 10 Ld 3x3 DFN               | L10.3x3C   |
| ISL78302AARJCZ                       | DNAK            | 2.8                | 1.8                | -40 to +105        | 10 Ld 3x3 DFN               | L10.3x3C   |
| ISL78302AARGCZ                       | DNAR            | 2.7                | 1.8                | -40 to +105        | 10 Ld 3x3 DFN               | L10.3x3C   |
| ISL78302AARPLZ                       | DNAS            | 1.85               | 2.9                | -40 to +105        | 10 Ld 3x3 DFN               | L10.3x3C   |
| ISL78302AARBJZ                       | DNAT            | 1.5                | 2.8                | -40 to +105        | 10 Ld 3x3 DFN               | L10.3x3C   |

#### NOTES:

- 1. Add "-T" suffix for tape and reel. Please refer to TB347 for details on reel specifications.
- 2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
- 3. For Moisture Sensitivity Level (MSL), please see device information page for ISL78302A. For more information on MSL, please see Tech Brief TB363.

### **Absolute Maximum Ratings**

| Supply Voltage (V <sub>IN</sub> )       | +7. <b>1</b> V                    |
|-----------------------------------------|-----------------------------------|
| V <sub>0</sub> 1, V <sub>0</sub> 2 Pins | +3.6V                             |
| All Other Pins                          | $0.3 \text{ to } (V_{IN} + 0.3)V$ |

### **ESD Ratings**

| Human Body Model (Tested per JESD22-A114E)    | .3000V  |
|-----------------------------------------------|---------|
| Machine Model (Tested per JESD-A115-A)        | 200V    |
| Charge Device Model (Tested per AEC-Q100-011) | . 1500V |

### **Thermal Information**

| Thermal Resistance                 | $\theta_{JA}$ (°C/W) | $\theta_{JC}$ (°C/W) |
|------------------------------------|----------------------|----------------------|
| 10 Ld 3x3 DFN Package (Notes 4, 5) | 59                   | 18.5                 |
| Junction Temperature Range         | 40                   | 0°C to +125°C        |
| Storage Temperature Range          | 6                    | 5°C to +150°C        |
| Pb-free Reflow Profile             |                      | see <u>TB493</u>     |

## **Recommended Operating Conditions**

| Ambient Temperature Range (T <sub>A</sub> ) | 40°C to +105°C |
|---------------------------------------------|----------------|
| Operating Temperature Range                 | 40°C to +105°C |
| Supply Voltage (VIN)                        | 2.3V to 6.5V   |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

#### NOTES:

- θ<sub>JA</sub> is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379.
- 5. For  $\theta_{1C}$ , the "case temp" location is the center of the exposed metal pad on the package underside.

**Electrical Specifications** Unless otherwise noted, all parameters are guaranteed over the operational supply voltage and temperature range of the device as follows:  $T_A = -40 \,^{\circ}\text{C}$  to  $105 \,^{\circ}\text{C}$ ;  $V_{\text{IN}} = (V_0 + 0.5V)$  to 6.5V with a minimum  $V_{\text{IN}}$  of 2.3V;  $C_{\text{IN}} = 1\mu\text{F}$ ;  $C_{\text{O}} = 1\mu\text{F}$ ;  $C_{\text{BYP}} = 0.01\mu\text{F}$ ;  $C_{\text{POR}} = 0.01\mu\text{F}$ . Boldface limits apply over the operating temperature range,  $-40 \,^{\circ}\text{C}$  to  $+105 \,^{\circ}\text{C}$ .

| PARAMETER                    | SYMBOL           | TEST CONDITIONS                                                                                      | MIN<br>(Note 6) | TYP | MAX<br>(Note 6) | UNITS |
|------------------------------|------------------|------------------------------------------------------------------------------------------------------|-----------------|-----|-----------------|-------|
| DC CHARACTERISTICS           |                  |                                                                                                      |                 |     | Į.              |       |
| Supply Voltage               | V <sub>IN</sub>  |                                                                                                      | 2.3             |     | 6.5             | ٧     |
| Ground Current               |                  | Quiescent condition: I <sub>01</sub> = 0µA; I <sub>02</sub> = 0µA                                    |                 |     |                 |       |
|                              | I <sub>DD1</sub> | One LDO active                                                                                       |                 | 30  | 36              | μΑ    |
|                              | I <sub>DD2</sub> | Both LDO active                                                                                      |                 | 47  | 55              | μΑ    |
| Shutdown Current             | I <sub>DDS</sub> |                                                                                                      |                 | 0.3 | 2.1             | μΑ    |
| UVLO Threshold               | V <sub>UV+</sub> |                                                                                                      | 1.9             | 2.1 | 2.3             | ٧     |
|                              | V <sub>UV-</sub> |                                                                                                      | 1.6             | 1.8 | 2.0             | ٧     |
| Regulation Voltage Accuracy  |                  | $V_{IN} = V_0 + 0.5V$ to 5.5V, $I_0 = 10\mu A$ to 300mA, $T_J = +25^{\circ} C$                       | -0.8            |     | +0.8            | %     |
|                              |                  | $V_{IN} = V_0 + 0.5V$ to 5.5V, $I_0 = 10\mu A$ to 300mA, $T_J = -40 ^{\circ} C$ to $+125 ^{\circ} C$ | -1.8            |     | +1.8            | %     |
| Maximum Output Current       | I <sub>MAX</sub> | Continuous                                                                                           | 300             |     |                 | mA    |
| Internal Current Limit       | I <sub>LIM</sub> |                                                                                                      | 320             | 475 | 650             | mA    |
| Dropout Voltage (Note 7)     | V <sub>D01</sub> | I <sub>0</sub> = 300mA; V <sub>0</sub> < 2.5V                                                        |                 | 450 |                 | m۷    |
|                              |                  | I <sub>0</sub> = 150mA; V <sub>0</sub> < 2.5V                                                        |                 | 225 | 250             |       |
|                              | V <sub>D02</sub> | $I_0 = 300 \text{mA}; 2.5 \text{V} \le \text{V}_0 \le 2.8 \text{V}$                                  |                 | 250 |                 | m۷    |
|                              |                  | $I_0 = 150 \text{mA}; 2.5 \text{V} \le \text{V}_0 \le 2.8 \text{V}$                                  |                 | 125 | 160             | m۷    |
|                              | V <sub>D03</sub> | I <sub>0</sub> = 300mA; V <sub>0</sub> > 2.8V                                                        |                 | 230 |                 | m۷    |
|                              |                  | I <sub>0</sub> = 150mA; V <sub>0</sub> > 2.8V                                                        |                 | 115 | 145             | m۷    |
| Thermal Shutdown Temperature | T <sub>SD+</sub> |                                                                                                      |                 | 145 |                 | °C    |
|                              | T <sub>SD-</sub> |                                                                                                      |                 | 110 |                 | °C    |
| AC CHARACTERISTICS           |                  |                                                                                                      | ı               |     | 1               | 1     |
| Ripple Rejection             |                  | I <sub>O</sub> = 10mA, V <sub>IN</sub> = 2.8V(min), V <sub>O</sub> = 1.8V, C <sub>BYP</sub> = 0.1μF  |                 |     |                 |       |
|                              |                  | @ 1kHz                                                                                               |                 | 90  |                 | dB    |
|                              |                  | @ 10kHz                                                                                              |                 | 70  |                 | dB    |
|                              |                  | @ 100kHz                                                                                             |                 | 50  |                 | dB    |



**Electrical Specifications** Unless otherwise noted, all parameters are guaranteed over the operational supply voltage and temperature range of the device as follows:  $T_A = -40 \,^{\circ}\text{C}$  to  $105 \,^{\circ}\text{C}$ ;  $V_{\text{IN}} = (V_0 + 0.5\text{V})$  to 6.5V with a minimum  $V_{\text{IN}}$  of 2.3V;  $C_{\text{IN}} = 1\mu\text{F}$ ;  $C_0 = 1\mu\text{F}$ ;  $C_{\text{BYP}} = 0.01\mu\text{F}$ ;  $C_{\text{POR}} = 0.01\mu\text{F}$ . **Boldface limits apply over the operating temperature range, -40 \,^{\circ}\text{C} to +105 \,^{\circ}\text{C}. (Continued) (Continued)** 

| PARAMETER                                     | SYMBOL                            | TEST CONDITIONS                                                                                        | MIN<br>(Note 6) | TYP | MAX<br>(Note 6)          | UNITS             |
|-----------------------------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------|-----------------|-----|--------------------------|-------------------|
| Output Noise Voltage                          |                                   | $I_0 = 100 \mu A$ , $V_0 = 1.5 V$ , $T_A = +25 ^{\circ} C$ , $C_{BYP} = 0.1 \mu F$ BW = 10Hz to 100kHz |                 | 30  |                          | μV <sub>RMS</sub> |
| DEVICE START-UP CHARACTERIST                  | ics                               |                                                                                                        |                 |     |                          | ,                 |
| Device Enable Time                            | t <sub>EN</sub>                   | Time from assertion of the ENx pin to when the output voltage reaches 95% of the VO (nom)              |                 | 250 | 500                      | μs                |
| LDO Soft-Start Ramp Rate                      | t <sub>SSR</sub>                  | Slope of linear portion of LDO output voltage ramp during start-up                                     |                 | 30  | 60                       | μs/V              |
| EN1, EN2 PIN CHARACTERISTICS                  |                                   |                                                                                                        |                 |     |                          | ,                 |
| Input Low Voltage                             | $V_{IL}$                          |                                                                                                        | -0.3            |     | 0.5                      | ٧                 |
| Input High Voltage                            | V <sub>IH</sub>                   |                                                                                                        | 1.35            |     | V <sub>IN</sub> +<br>0.3 | V                 |
| Input Leakage Current                         | I <sub>IL</sub> , I <sub>IH</sub> |                                                                                                        |                 |     | 0.1                      | μΑ                |
| Pin Capacitance                               | C <sub>PIN</sub>                  | Informative                                                                                            |                 | 5   |                          | pF                |
| POR1, POR2 PIN CHARACTERISTI                  | cs                                |                                                                                                        |                 |     |                          | ,                 |
| POR1, POR2 Thresholds                         | V <sub>POR+</sub>                 | As a percentage of nominal output voltage                                                              | 91              | 94  | 97                       | %                 |
|                                               | V <sub>POR-</sub>                 |                                                                                                        | 87              | 90  | 93                       | %                 |
| POR1 Delay                                    | t <sub>P1LH</sub>                 |                                                                                                        | 0.5             | 2.0 | 3.2                      | ms                |
|                                               | t <sub>P1HL</sub>                 |                                                                                                        |                 | 25  |                          | μs                |
| POR2 Delay                                    | t <sub>P2LH</sub>                 | C <sub>POR</sub> = 0.01μF                                                                              | 100             | 200 | 300                      | ms                |
|                                               | t <sub>P2HL</sub>                 |                                                                                                        |                 | 25  |                          | μs                |
| POR1, POR2 Pin Output Low<br>Voltage          | V <sub>OL</sub>                   | @ I <sub>OL</sub> = 1.0mA                                                                              |                 |     | 0.2                      | V                 |
| POR1, POR2 Pin Internal Pull-Up<br>Resistance | R <sub>POR</sub>                  |                                                                                                        | 78              | 100 | 180                      | kΩ                |

#### NOTES:

- 6. Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design.
- 7. VOx = 0.98\*VOx(NOM); valid for VOx greater than 1.85V.



FIGURE 2. TIMING PARAMETER DEFINITION

# **Typical Performance Curves**



FIGURE 3. OUTPUT VOLTAGE vs INPUT VOLTAGE (3.3V OUTPUT)



FIGURE 5. OUTPUT VOLTAGE CHANGE vs TEMPERATURE



FIGURE 7. OUTPUT VOLTAGE vs INPUT VOLTAGE (2.8V OUTPUT)



FIGURE 4. OUTPUT VOLTAGE CHANGE vs LOAD CURRENT



FIGURE 6. OUTPUT VOLTAGE vs INPUT VOLTAGE (3.3V OUTPUT)



FIGURE 8. DROPOUT VOLTAGE vs LOAD CURRENT

## Typical Performance Curves (Continued)



FIGURE 9. DROPOUT VOLTAGE vs LOAD CURRENT



FIGURE 11. GROUND CURRENT vs LOAD



FIGURE 13. POWER-UP/POWER-DOWN



FIGURE 10. GROUND CURRENT vs INPUT VOLTAGE



FIGURE 12. GROUND CURRENT vs TEMPERATURE



FIGURE 14. POWER-UP/POWER-DOWN WITH POR SIGNALS

## Typical Performance Curves (Continued)



FIGURE 15. TURN-ON/TURN-OFF RESPONSE



FIGURE 17. LINE TRANSIENT RESPONSE (2.8V OUTPUT)





FIGURE 16. LINE TRANSIENT RESPONSE (3.3V OUTPUT)



FIGURE 18. LOAD TRANSIENT RESPONSE



FIGURE 20. SPECTRAL NOISE DENSITY vs FREQUENCY

## **Functional Description**

The ISL78302A contains two high-performance LDOs. High performance is achieved through a circuit that delivers fast transient response to varying load conditions. In a quiescent condition, the ISL78302A adjusts its biasing to achieve the lowest standby current consumption.

The device also integrates current limit protection, smart thermal shutdown protection, staged turn-on, and soft-start. Smart thermal shutdown protects the device against overheating. Staged turn-on and soft-start minimize start-up input current surges without causing excessive device turn-on time.

### **Power Control**

The ISL78302A has two separate enable pins (EN1 and EN2) to individually control power to each of the LDO outputs. When both EN1 and EN2 are low, the device is in shutdown mode. During this condition, all on-chip circuits are off, and the device draws minimum current, typically less than  $0.3\mu A$ .

When one or both of the enable pins are asserted, the device first polls the output of the UVLO detector to ensure that VIN voltage is at least about 2.1V. Once verified, the device initiates a start-up sequence. During the start-up sequence, trim settings are first read and latched. Then, sequentially, the bandgap, reference voltage, and current generation circuitry power up. Once the references are stable, a fast-start circuit quickly charges the external reference bypass capacitor (connected to the CBYP pin) to the proper operating voltage. After the bypass capacitor has been charged, the LDOs power up in their specified sequence.

Soft-start circuitry integrated into each LDO limits the initial ramp-up rate to about 30µs/V to minimize current surge.

If EN1 is brought high, and EN2 goes high before the VO1 output stabilizes, the ISL78302A delays the VO2 turn-on until the VO1 output reaches its target level.

If EN2 is brought high, and EN1 goes high before VO2 starts its output ramp, then VO1 turns on first, and the ISL78302A delays the VO2 turn-on until the VO1 output reaches its target level.

If EN2 is brought high, and EN1 goes high after VO2 starts its output ramp, then the ISL78302A immediately starts to ramp up the VO1 output.

If both EN1 and EN2 are brought high at the same time, the VO1 output has priority, and is always powered up first.

During operation, whenever the VIN voltage drops below about 1.8V, the ISL78302A immediately disables both LDO outputs. When VIN rises back above 2.1V, the device re-initiates its start-up sequence, and LDO operation resumes automatically.

### **Reference Generation**

The reference generation circuitry includes a trimmed bandgap, a trimmed voltage reference divider, a trimmed current reference generator, and an RC noise filter. The filter includes the external capacitor connected to the CBYP pin. A  $0.01\mu F$  capacitor connected to CBYP implements a 100Hz lowpass filter and is recommended for most high-performance applications. For the lowest noise application, a  $0.1\mu F$  or greater CBYP capacitor should be used. This filters the reference noise below the 10Hz to

1kHz frequency band, which is crucial in many noise-sensitive applications.

The bandgap generates a zero temperature coefficient (TC) voltage for the reference divider. The reference divider provides the regulation reference, POR detection thresholds, and other voltage references required for current generation and over-temperature detection.

The current generator provides the references required for adaptive biasing as well as references for LDO output current limit and thermal shutdown determination.

# LDO Regulation and Programmable Output Divider

The LDO regulator is implemented with a high-gain operational amplifier driving a PMOS pass transistor. The design of the ISL78302A provides a regulator that has low quiescent current, fast transient response, and overall stability across all operating and load current conditions. LDO stability is guaranteed for a  $1\mu F$  to  $10\mu F$  output capacitor that has a tolerance better than 20% and ESR less than  $200m\Omega.$  The design is performance-optimized for a  $1\mu F$  capacitor. Unless limited by the application, use of an output capacitor value above  $4.7\mu F$  is not normally needed as LDO performance improvement is minimal.

Each LDO uses an independently trimmed 1V reference. An internal resistor divider drops the LDO output voltage down to 1V. This is compared to the 1V reference for regulation.

### **Power-On Reset Generation**

Each LDO has a separate power-on reset (POR) signal generation circuit that outputs to the respective  $\overline{\text{POR}}$  pins. The POR signal is generated as follows.

A POR comparator continuously monitors the output of each LDO. The LDO enters a power-good state when the output voltage is above 94% of the expected output voltage for a period exceeding the LDO PGOOD entry delay time. In the power-good state, the open-drain  $\overline{PORx}$  output is in a high-impedance state. An internal 100k $\Omega$  pull-up resistor pulls the pin up to the respective LDO output voltage. An external resistor can be added between the  $\overline{PORx}$  output and the LDO output for a faster rise time; however, the  $\overline{PORx}$  output should not connect through an external resistor to a supply greater than the associated LDO voltage.

For the 1.5V regulated output option, it has been found that the internal pull-ups on POR output does not always function correctly above  $V_{\text{IN}}$  = 6V. For this reason, it is recommended to use an external  $100\text{k}\Omega$  pull-up resistor for the POR pin that is associated to the 1.5V output. For outputs higher than 1.5V, no external resistor is required over the full input range from 2.3V to 6.5V.

The power-good state is exited when the LDO output falls below 90% of the expected output voltage for a period longer than the PGOOD exit delay time. While power-good is false, the ISL78302A pulls the respective  $\overline{\text{POR}}$  pin low.

For LDO-1, the PG00D entry delay time is fixed at about 2ms while the PG00D exit delay is about 25 $\mu$ s. For LDO-2, the PG00D entry and exit delays are determined by the value of the external capacitor connected to the CPOR pin. For a 0.01 $\mu$ F capacitor, the



entry and exit delays are 200ms and 25µs, respectively. Larger or smaller capacitor values yield proportionately longer or shorter delay times. The POR exit delay should never be allowed to be less than 10µs to ensure sufficient immunity against transient induced false POR triggering.

### **Overheat Detection**

The bandgap provides a proportional-to-temperature current that is indicative of the temperature of the silicon. This current is compared with references to determine if the device is in danger of damage due to overheating. When the die temperature reaches about +145°C, one or both of the LDOs momentarily shuts down until the die cools sufficiently. In the overheat condition, only the LDO sourcing more than 50mA is shut off. This does not affect the operation of the other LDO. If both LDOs source more than 50mA and an overheat condition occurs, both LDO outputs are disabled. Once the die temperature falls back below about +110°C, the disabled LDOs are re-enabled, and soft-start automatically takes place.

The ISL78302A provides short-circuit protection by limiting the output current to about 475mA. If short circuited, an output current of 475mA will cause die heating. If the short circuit lasts long enough, the overheat detection circuit will turn off the output.

© Copyright Intersil Americas LLC 2012-2015. All Rights Reserved.

All trademarks and registered trademarks are the property of their respective owners.

For additional products, see www.intersil.com/en/products.html

Intersil Automotive Qualified products are manufactured, assembled and tested utilizing TS16949 quality systems as noted in the quality certifications found at <a href="https://www.intersil.com/en/support/qualandreliability.html">www.intersil.com/en/support/qualandreliability.html</a>

Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see <a href="www.intersil.com">www.intersil.com</a>



## **Revision History**

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest revision.

| DATE              | REVISION | CHANGE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| December 22, 2015 | FN7932.2 | On page 4, updated Charged Device Model test method from "JESD22-C101C" to "AEC-Q100-011".  Updated POD L10.3x3C to current version with changes as follows:  Removed package outline and included center to center distance between lands on recommended land pattern.  Removed Note 4 "Dimension b applies to the metallized terminal and is measured between 0.18mm and 0.30mm from the terminal tip." since it is not applicable to this package. Renumbered notes accordingly. Tiebar Note 4 updated  From: Tiebar shown (if present) is a non-functional feature.  To: Tiebar shown (if present) is a non-functional feature and may be located on any of the 4 sides (or ends). |
| December 23, 2013 | FN7932.1 | Page 10 - 2nd line of the disclaimer changed from: "Intersil products are manufactured, assembled and tested utilizing IS09001 quality systems as noted" to: "Intersil Automotive Qualified products are manufactured, assembled and tested utilizing TS16949 quality systems as noted"                                                                                                                                                                                                                                                                                                                                                                                                |
| May 21, 2012      | FN7932.0 | Initial Release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

### **About Intersil**

ntersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing and high-end consumer markets.

For the most updated datasheet, application notes, related documentation and related parts, please see the respective product information page found at <a href="https://www.intersil.com">www.intersil.com</a>.

You may report errors or suggestions for improving this datasheet by visiting www.intersil.com/ask.

Reliability reports are also available from our website at  $\underline{www.intersil.com/support}.$ 



# **Package Outline Drawing**

### L10.3x3C

10 LEAD DUAL FLAT PACKAGE (DFN) Rev 4, 3/15







TYPICAL RECOMMENDED LAND PATTERN





#### NOTES:

- Dimensions are in millimeters.
   Dimensions in ( ) for Reference Only.
- 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
- 3. Unless otherwise specified, tolerance : Decimal  $\pm 0.05$



6. Compliant to JEDEC MO-229-WEED-3 except for E-PAD dimensions.