# RENESAS

### ISL28177

40V General Purpose Precision Operational Amplifier

The ISL28177 is an OP07 replacement featuring low input offset voltage, low input bias current, and competitive noise and AC performance. The ESD ratings are best among competitive parts at 5kV HBM, 300V MM, and 2.2kV CDM. The amplifier operates over the 6V  $(\pm 3V)$  to 40V  $(\pm 20V)$  range.

Applications include precision active filters, medical and analytical instrumentation, precision power supply controls, and industrial sensors.

The ISL28177 is available in the SOT23-5 and SOIC-8 packages and operates over the extended temperature range to -40°C to +125°C.

### **Features**

| Wide Supply Range | . 6V (±3V) to 40V (±20V) |
|-------------------|--------------------------|
|-------------------|--------------------------|

- - ISL28177 (Single) ..... SOT23-5, SOIC-8

### **Applications**

- Precision Active Filters
- Medical and Analytical Instrumentation
- Precision Power Supply Controls
- Industrial Sensors



SALLEN-KEY LOW PASS FILTER (10kHz) FIGURE 1. TYPICAL APPLICATION





FN7859 Rev 2.00 April 5, 2012

DATASHEET



### **Ordering Information**

| PART NUMBER<br>(Note 2, 3) | PART MARKING | TEMP RANGE<br>(°C) | PACKAGE<br>(Pb-free) | PKG.<br>DWG. # |
|----------------------------|--------------|--------------------|----------------------|----------------|
| ISL28177FBZ                | 28177 FBZ    | -40 to +125        | 8 Ld SOIC            | M8.15E         |
| ISL28177FBZ-T13 (Note 1)   | 28177 FBZ    | -40 to +125        | 8 Ld SOIC            | M8.15E         |
| ISL28177FBZ-T7 (Note 1)    | 28177 FBZ    | -40 to +125        | 8 Ld SOIC            | M8.15E         |
| ISL28177FBZ-T7A (Note 1)   | 28177 FBZ    | -40 to +125        | 8 Ld SOIC            | M8.15E         |
| Coming Soon<br>ISL28177FHZ | ТВД          | -40 to +125        | S0T23-5              | P5.064A        |

NOTES:

1. Please refer to TB347 for details on reel specifications.

- 2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
- 3. For Moisture Sensitivity Level (MSL), please see device information page for ISL28177. For more information on MSL please see techbrief TB363.

# **Pin Configurations**





### **Pin Descriptions**

| ISL28177<br>(8 LD SOIC) | ISL28177<br>(5 LD S0T-23) | PIN NAME           | EQUIVALENT CIRCUIT | DESCRIPTION                                             |
|-------------------------|---------------------------|--------------------|--------------------|---------------------------------------------------------|
| 3                       | 3                         | IN+                | Circuit 1          | Amplifier non-inverting input                           |
| 4                       | 2                         | V-                 | Circuit 3          | Negative power supply                                   |
| 2                       | 4                         | IN-                | Circuit 1          | Amplifier inverting input                               |
| 7                       | 5                         | V+                 | Circuit 3          | Positive power supply                                   |
| 6                       | 1                         | V <sub>OUT</sub>   | Circuit 2          | Amplifier output                                        |
| 1, 5, 8                 | -                         | NC                 | -                  | No internal connection                                  |
|                         |                           | — v+<br>] in+<br>v |                    | V+ CAPACITIVELY<br>COUPLED<br>ESD CLAMP<br>V- CIRCUIT 3 |



#### **Absolute Maximum Ratings**

| Maximum Supply Voltage 44V                                     |
|----------------------------------------------------------------|
| Maximum Differential Input Voltage 44V or V 0.5V to V_+ + 0.5V |
| Min/Max Input Voltage                                          |
| Min/Max Input Current 20mA                                     |
| Output Short-Circuit Duration (1 output at a time) Indefinite  |
| ESD Ratings                                                    |
| Human Body Model (Tested per JESD22-A114F)5kV                  |
| Machine Model (Tested per JESD22-A115-A)                       |
| Charged Device Model (Tested per CDM-22CI0ID)2.2kV             |
|                                                                |

#### **Thermal Information**

| Thermal Resistance (Typical)             | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C/W) |
|------------------------------------------|------------------------|------------------------|
| 5 Ld SOT-23 Package (Notes 4, 5)         | TBD                    | TBD                    |
| 8 Ld SOIC Package (Notes 4, 5)           | 125                    | 73                     |
| Storage Temperature Range                | (                      | 65°C to +150°C         |
| Pb-free Reflow Profile                   |                        | . see link below       |
| http://www.intersil.com/phfree/Ph-FreeRe | eflow asn              |                        |

**Operating Conditions** 

| Ambient Operating Temperature Range    | 40°C to +125°C         |
|----------------------------------------|------------------------|
| Maximum Operating Junction Temperature | +150°C                 |
| Operating Voltage Range                | 6V (±3V) to 40V (±20V) |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

#### NOTES:

4. θ<sub>JA</sub> is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief <u>TB379</u> for details.

5. For  $\theta_{\text{JC}},$  the "case temp" location is taken at the package top center.

**Electrical Specifications**  $V_S = \pm 5V$  to  $\pm 15V$ ,  $R_L = Open$ ,  $V_{CM} = 0V$ ,  $T_A = +25$ °C, unless otherwise specified. Boldface limits apply over the operating temperature range, -40°C to +125°C.

| PARAMETER            | DESCRIPTION                                     | CONDITIONS                                          | MIN<br>(Note 6) | ТҮР  | MAX<br>(Note 6)   | UNIT             |
|----------------------|-------------------------------------------------|-----------------------------------------------------|-----------------|------|-------------------|------------------|
| V <sub>OS</sub>      | Input Offset Voltage                            |                                                     |                 |      | 150               | μV               |
|                      |                                                 | -40°C to +85°C                                      |                 |      | 250               | μV               |
|                      |                                                 | -40°C to +125°C                                     |                 |      | 350               | μV               |
| TCV <sub>OS</sub>    | Input Offset Voltage Temperature<br>Coefficient | -40 °C to +125 °C                                   |                 | 0.5  | 1.4               | μV/°(            |
| $\Delta V_{OS}/Time$ | Long Term V <sub>OS</sub> Stability             |                                                     |                 | 0.4  |                   | μV/m             |
| Ι <sub>Β</sub>       | Input Bias Current                              |                                                     |                 | 0.2  | 1                 | nA               |
|                      |                                                 | -40°C to +125°C                                     |                 |      | 1                 | nA               |
| los                  | Input Offset Current                            |                                                     |                 | 0.2  | 1                 | nA               |
|                      |                                                 | -40°C to +125°C                                     |                 |      | 1                 | nA               |
| e <sub>N</sub>       | Input Noise Voltage                             | f = 0.1Hz to 10Hz                                   |                 | 0.38 |                   | μV <sub>P-</sub> |
|                      | Input Noise Voltage Density                     | f = 10Hz                                            |                 | 13   |                   | nV/√ł            |
|                      | Input Noise Voltage Density                     | f = 100Hz                                           |                 | 9.6  |                   | nV/√ł            |
|                      | Input Noise Voltage Density                     | f = 1kHz                                            |                 | 9.5  |                   | nV/√ŀ            |
| i <sub>N</sub>       | Input Noise Current Density                     | f = 1kHz                                            |                 | 87   |                   | fA/√⊦            |
| V <sub>CMIR</sub>    | Common Mode Input Voltage Range                 | Guaranteed by CMRR test                             | V_ +2           |      | V <sub>+</sub> -2 | v                |
| CMRR                 | Common Mode Rejection Ratio                     | $V_{CM} = V_{-} + 2V$ to $V_{+} - 2V$               | 120             | 140  |                   | dB               |
|                      |                                                 |                                                     | 120             |      |                   | dB               |
| PSRR                 | Power Supply Rejection Ratio                    | $V_{S} = \pm 3V$ to $\pm 20V$                       | 115             | 130  |                   | dB               |
|                      |                                                 |                                                     | 115             |      |                   | dB               |
| V <sub>OL</sub>      | Output Voltage Low,                             | $R_L = 2k\Omega$                                    |                 | 1.2  | 1.25              | v                |
|                      | V <sub>OUT</sub> to V <sub>-</sub>              | $R_L = 2k\Omega$ , -40°C to +125°C                  |                 |      | 1.3               | v                |
| V <sub>OH</sub>      | Output Voltage High,                            | $R_L = 2k\Omega$                                    |                 | 1.2  | 1.25              | v                |
|                      | V <sub>+</sub> to V <sub>OUT</sub>              | $R_L = 2k\Omega$ , -40°C to +125°C                  |                 |      | 1.3               | v                |
| SR                   | Slew Rate                                       | $R_L = 2k\Omega, C_L = 100pF$                       |                 | 0.2  |                   | V/µs             |
| GBWP                 | Gain Bandwidth Product                          | $R_L = 100 k\Omega$ , $C_L = 60 pF$                 |                 | 600  |                   | kHz              |
| AVOL                 | Large Signal Gain                               | $V_{OUT} = \pm 3V$ to $\pm 13V$ , $R_L = 10k\Omega$ | 120             | 140  |                   | dB               |
|                      |                                                 |                                                     | 120             |      |                   | dB               |



| PARAMETER      | DESCRIPTION           | CONDITIONS | MIN<br>(Note 6) | ТҮР  | MAX<br>(Note 6) | UNIT |
|----------------|-----------------------|------------|-----------------|------|-----------------|------|
| ۱ <sub>S</sub> | Supply Current        |            |                 | 1.18 | 1.4             | mA   |
|                |                       |            |                 |      | 1.7             | mA   |
| V <sub>S</sub> | Supply Voltage        |            | ±3V             |      | ±20V            | v    |
| Isc            | Short Circuit Current |            |                 | 30   |                 | mA   |

**Electrical Specifications**  $V_S = \pm 5V$  to  $\pm 15V$ ,  $R_L = 0$  pen,  $V_{CM} = 0V$ ,  $T_A = +25$  °C, unless otherwise specified. Boldface limits apply over the operating temperature range, -40 °C to +125 °C. (Continued)

NOTE:

6. Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design.

# **Typical Performance Curves** $v_{S} = \pm 15V$ , $V_{CM} = 0V$ , $R_{L} = 0$ pen, unless otherwise specified.



FIGURE 3. INPUT OFFSET VOLTAGE (VOS) vs TEMPERATURE



FIGURE 4. POWER SUPPLY CURRENT (IS) vs TEMPERATURE



FIGURE 5. POSITIVE INPUT BIAS CURRENT (I $_{\mbox{\scriptsize IB}+})$  vs temperature



FIGURE 6. NEGATIVE INPUT BIAS CURRENT (I<sub>IB-</sub>) vs TEMPERATURE

### **Typical Performance Curves** $v_{s} = \pm 15V$ , $V_{CM} = 0V$ , $R_{L} = Open$ , unless otherwise specified. (Continued)



FIGURE 7. POSITIVE OUTPUT VOLTAGE (V<sub>OH</sub>) vs TEMPERATURE



FIGURE 8. POSITIVE OUTPUT VOLTAGE (VOL) vs TEMPERATURE



FIGURE 9. POSITIVE OUTPUT VOLTAGE (V<sub>OUT</sub>) vs OUTPUT CURRENT (I<sub>OUT</sub>) vs TEMPERATURE



FIGURE 10. UNITY GAIN FREQUENCY RESPONSE vs RL



FIGURE 11. OPEN LOOP GAIN-PHASE vs FREQUENCY







### **Typical Performance Curves** $v_{s} = \pm 15V$ , $V_{CM} = 0V$ , $R_{L} = Open$ , unless otherwise specified. (Continued)



FIGURE 13. UNITY GAIN FREQUENCY RESPONSE vs CL



FIGURE 14. OVERSHOOT vs LOAD CAPACITANCE



FIGURE 15. INPUT NOISE VOLTAGE AND CURRENT SPECTRAL DENSITY



FIGURE 16. INPUT NOISE VOLTAGE 0.1Hz TO 10Hz



FIGURE 17. LARGE SIGNAL TRANSIENT RESPONSE



FIGURE 18. SMALL SIGNAL TRANSIENT RESPONSE

Vout (V)



### **Typical Performance Curves** $v_{s} = \pm 15V$ , $v_{CM} = 0V$ , $R_{L} = Open$ , unless otherwise specified. (Continued)



FIGURE 19. POSITIVE OUTPUT OVERLOAD RESPONSE TIME

### **Applications Information**

#### **Functional Description**

The ISL28177 is a low noise op amp fabricated in a 40V complementary bipolar DI process designed for general purpose low power applications. It utilizes a super-beta NPN input stage with input bias current cancellation for low input bias current and low input noise voltage. A complimentary bipolar output stage enables high capacitive load drive without external compensation.

### **Operating Voltage Range**

The ISL28177 is designed to operate over the 6V ( $\pm$ 3V) to 40V ( $\pm$ 20V) range. The common mode input voltage range extends to 2V from each rail, and the output voltage swings to 1.3V of each rail.

#### **Input Performance**

The super-beta NPN input pair reduces input bias current while maintaining good frequency response, low input bias current and low noise. Input bias cancellation circuits provide additional bias current reduction to <1nA, and excellent temperature stabilization and low TCV<sub>OS</sub>.

### **Input ESD Diode Protection**

The input terminals (IN+ and IN-) have internal ESD protection diodes to the positive and negative supply rails, series connected  $500\Omega$  current limiting resistors and an anti-parallel diode pair across the inputs (Figure 21).



FIGURE 20. NEGATIVE OUTPUT OVERLOAD RESPONSE TIME



FIGURE 21. INPUT ESD DIODE CURRENT LIMITING

The series resistors limit the high feed-through currents that can occur in pulse applications when the input dv/dt exceeds the 0.2V/ $\mu$ s slew rate of the amplifier. Without the series resistors, the input can forward-bias the anti-parallel diodes causing current to flow to the output, resulting in severe distortion and possible diode failure. Figure 17 provides an example of distortion free large signal response using a 10V<sub>P.P</sub> input pulse with an input rise time of <1ns. The series resistors enable the input differential voltage to be equal to the maximum power supply voltage (40V) without damage.

In applications where one or both amplifier input terminals are at risk of exposure to high voltages beyond the power supply rails, current limiting resistors may be needed at the input terminal to limit the current through the power supply ESD diodes to 20mA max.

### **Output Current Limiting**

The output current is internally limited to approximately  $\pm 30$ mA at +25 °C and can withstand a short circuit to either rail as long as the power dissipation limits are not exceeded. Continuous operation under these conditions may degrade long term reliability.

#### **Output Phase Reversal**

Output phase reversal is a change of polarity in the amplifier transfer function when the input voltage exceeds the supply voltage. The ISL28177 is immune to output phase reversal.



#### **Power Dissipation**

It is possible to exceed the +150 °C maximum junction temperature under certain load and power supply conditions. It is therefore important to calculate the maximum junction temperature ( $T_{JMAX}$ ) for all applications to determine if power supply voltages, load conditions, or package type need to be modified to remain in the safe operating area. These parameters are related using Equation 1:

$$T_{JMAX} = T_{MAX} + \theta_{JA} x P D_{MAXTOTAL}$$
(EQ. 1)

where:

 PD<sub>MAXTOTAL</sub> is the sum of the maximum power dissipation of each amplifier in the package (PD<sub>MAX</sub>)

• PD<sub>MAX</sub> for each amplifier can be calculated using Equation 2:

 $D_{MAX} = V_S \times I_{qMAX} + (V_S - V_{OUTMAX}) \times \frac{V_{OUTMAX}}{R_I}$ (EQ. 2)

where:

- T<sub>MAX</sub> = Maximum ambient temperature
- $\theta_{JA}$  = Thermal resistance of the package
- PD<sub>MAX</sub> = Maximum power dissipation of 1 amplifier
- V<sub>S</sub> = Total supply voltage
- IgMAX = Maximum quiescent supply current of 1 amplifier
- V<sub>OUTMAX</sub> = Maximum output voltage swing of the application

#### **ISL28177 SPICE Model**

Figure 22 shows the SPICE model schematic and Figure 23 shows the net list for the SPICE model. The model is a simplified version of the actual device and simulates important AC and DC parameters. AC parameters incorporated into the model are: 1/f and flatband noise voltage, Slew Rate, CMRR, Gain and Phase. The DC parameters are, VOS, I<sub>OS</sub>, total supply current and output voltage swing. The model uses typical parameters given in the "Electrical Specifications" table beginning on page 3. The AVOL is adjusted for 140dB with the dominant pole at 0.075Hz. The CMRR is set 145dB, f<sub>cm</sub> = 500kHz. The input stage models the actual device to present an accurate AC representation. The model is configured for ambient temperature of +25°C.

Figures 24 through 37 show the characterization vs simulation results for the Noise Voltage, Closed Loop Gain vs Frequency, Small Signal 0.1V Step, Large Signal 5V Step Response, Open Loop Gain Phase, CMRR, Unity Gain Frequency Response vs C<sub>L</sub> and Output Voltage Swing for  $\pm 15V$  supplies.

#### LICENSE STATEMENT

The information in this SPICE model is protected under the United States copyright laws. Intersil Corporation hereby grants users of this macro-model hereto referred to as "Licensee", a nonexclusive, nontransferable license to use this model as long as the Licensee abides by the terms of this agreement. Before using this macro-model, the Licensee should read this license. If the Licensee does not accept these terms, permission to use the model is not granted.

The Licensee may not sell, loan, rent, or license the macro-model, in whole, in part, or in modified form, to anyone outside the Licensee's company. The Licensee may modify the macro-model to suit his/her specific applications, and the Licensee may make copies of this macro-model for use within their company only.

This macro-model is provided "AS IS, WHERE IS, AND WITH NO WARRANTY OF ANY KIND EITHER EXPRESSED OR IMPLIED, INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE."

In no event will Intersil be liable for special, collateral, incidental, or consequential damages in connection with or arising out of the use of this macro-model. Intersil reserves the right to make changes to the product and the macro-model without prior notice.

© Copyright Intersil Americas LLC 2011-2012. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners.

For additional products, see www.intersil.com/en/products.html

Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <a href="http://www.intersil.com/en/support/qualandreliability.html">www.intersil.com/en/support/qualandreliability.html</a>

Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com







**FIGURE 22. SPICE MODEL SCHEMATIC** 

| *ISL28177 Macromodel                                                             |
|----------------------------------------------------------------------------------|
| **Revision History:                                                              |
| *Revision A, LaFontaine December 14, 2011                                        |
| *Model for Noise, quiescent supply currents,                                     |
| *CMRR 145dB, fcm=500kHz, AVOL 140dB                                              |
| *f=0.075Hz SR = 0.2V/us, GBWP 600kHz,                                            |
| *2nd pole 8Mhz, output voltage clamp                                             |
| *and short ckt current limit.                                                    |
| *Copyright 2011 by Intersil Corporation                                          |
| *Refer to data sheet "LICENSE                                                    |
| *STATEMENT", Use of this model indicates                                         |
| *your acceptance with the terms and                                              |
| *provisions in the License Statement.                                            |
| *                                                                                |
| *Intended use:                                                                   |
| *This Pspice Macromodel is intended to give                                      |
| *typical DC and AC performance                                                   |
| *characteristics under a wide range of<br>*external circuit configurations using |
| *compatible simulation platforms - such as                                       |
| *iSim PE.                                                                        |
| *                                                                                |
| *Device performance features supported by                                        |
| *this model                                                                      |
| *Typical, room temp., nominal power supply                                       |
| *voltages used to produce the following                                          |
| *characteristics:<br>*Open and closed loop I/O impedances                        |
| *Open loop gain and phase                                                        |
| *Closed loop bandwidth and frequency                                             |
| *response                                                                        |
| *Loading effects on closed loop frequency                                        |
| *response                                                                        |
| *Input noise terms including 1/f effects                                         |
| *Slew rate<br>*Input and Output Headroom limits to I/O                           |
| *voltage swing                                                                   |
| *Supply current at nominal specified supply                                      |
| *voltages                                                                        |
| **                                                                               |
| *Device performance features NOT                                                 |
| *supported by this model:                                                        |
| *Harmonic distortion effects                                                     |
| *Disable operation (if any)                                                      |
| *Thermal effects and/or over temperature<br>*parameter variation                 |
| *Limited performance variation vs. supply                                        |
| *voltage is modeled                                                              |
| *Part to part performance variation due to                                       |
| *normal process parameter spread                                                 |
| *Any performance difference arising from                                         |
| *different packaging                                                             |
| * source                                                                         |
| * Lipput                                                                         |
| * +input<br>*   -input                                                           |
| *   +Vsupply                                                                     |
| *     -Vsupply                                                                   |
| *       output                                                                   |
| *                                                                                |
| .subckt ISL28177 Vin+ Vin- V+ V- VOUT                                            |
| * source ISL28177_SPICEMODEL                                                     |
| *Voltage Noise                                                                   |
| E_En IN+ VIN+ 2 0 1                                                              |
| D D1 12DN                                                                        |
| V_V1 1 0 0.07                                                                    |
| R_R19 2 0 5000                                                                   |
| *                                                                                |

| *Input Stag<br>I_IOS<br>C_C1<br>C_C2<br>C_C3<br>R_R1<br>R_R2<br>R_R3<br>R_R4<br>Q_Q2<br>Q_Q3<br>Q_Q4<br>Q_Q4<br>Q_Q5<br>I_IEE<br>I_IEE1<br>D_D2<br>E_EOS<br>V_VOS<br>* | ge<br>IN+ VIN- DC 1e-9<br>IN+ VIN- 1.2e-12<br>0 VIN- 2e-12<br>0 IN+ 2e-12<br>VCM VIN- 5e11<br>IN+ VCM 5e11<br>6 V++ 4.45e3<br>7 V++ 4.45e3<br>4 VIN- 3 SuperB<br>5 10 3 SuperB<br>V 3 9 Mirror<br>6 8 4 Cascode<br>7 8 5 Cascode<br>3 V DC 200e-6<br>V++ 8 DC 96e-6<br>8 9 DX<br>10 11 VC VMID 1E-9<br>11 IN+ 30E-6 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| *1st Gain 5<br>G_G1<br>G_G2<br>R_R5<br>R_R6                                                                                                                            | Stage<br>V++ 13 6 7 0.06<br>V 13 6 7 0.06<br>13 V++ 1<br>V 13 1                                                                                                                                                                                                                                                     |
| V_V2<br>V_V3<br>D_D3<br>D_D4<br>*                                                                                                                                      | 12 13 1.7<br>13 14 1.7<br>12 V++ DX<br>V 14 DX                                                                                                                                                                                                                                                                      |
| *2nd Gain<br>G_G3<br>G_G4<br>R_R7<br>R_R8<br>V_V4<br>V_V5<br>D_D5<br>D_D6<br>C_C4<br>C_C5<br>*                                                                         | Stage<br>V++ 15 13 VMID 4.712E-3<br>V 15 13 VMID 4.712E-3<br>15 V++ 2122.196e6<br>V 15 2122.196e6<br>16 15 1.7<br>15 17 1.7<br>16 V++ DX<br>V 17 DX<br>15 V++ 1e-9<br>V 15 1e-9                                                                                                                                     |
| *Mid supp<br>R_R9<br>R_R10<br>E_E1<br>E_E2<br>I_ISY                                                                                                                    | ly Ref<br>VMID V++ 1<br>V VMID 1<br>V++ 0 V+ 0 1<br>V 0 V- 0 1<br>V+ V- DC 1.18e-3                                                                                                                                                                                                                                  |
| *Common<br>G_G5<br>G_G6<br>R_R11<br>R_R12<br>L_L1<br>L_L2<br>*                                                                                                         | Mode Gain Stage with Zero<br>V++ VC VCM VMID 0.1e-6<br>V VC VCM VMID 0.1e-6<br>VC 18 1<br>19 VC 1<br>18 V++ 318.31927e-6<br>19 V 318.31927e-6                                                                                                                                                                       |
| *2nd Pole<br>G_G7<br>G_G8<br>G_G9<br>G_G10<br>R_R13<br>R_R14<br>R_R15<br>R_R16<br>C_C6<br>C_C7<br>C_C8<br>C_C9                                                         | Stage<br>V++ 20 15 VMID 502.64e-6<br>V 20 15 VMID 502.64e-6<br>V++ 21 20 VMID 502.64e-6<br>V 21 20 VMID 502.64e-6<br>20 V++ 1989.49546<br>V 20 1989.49546<br>V 21 1989.49546<br>V 21 1989.49546<br>20 V++ 10e-12<br>V 20 10e-12<br>21 V++ 10e-12<br>V 21 10e-12                                                     |
| FI                                                                                                                                                                     | GURE 23. SPICE NET LIST                                                                                                                                                                                                                                                                                             |

| *Output S<br>Sources<br>G_G11<br>G_G12<br>G_G13<br>G_G14<br>D_D7<br>D_D8<br>D_D9<br>D_D10<br>D_D11<br>D_D12<br>V_V6<br>V_V7<br>R_R17<br>R_R18<br>*         | tage with Correction Current<br>VOUT V++ V++ 21 1.11e-2<br>V VOUT 21 V 1.11e-2<br>22 V VOUT 21 1.11e-2<br>25 V 21 VOUT 1.11e-2<br>21 23 DX<br>24 21 DX<br>V++ 22 DX<br>V++ 22 DX<br>V++ 25 DX<br>V 22 DY<br>V 25 DY<br>23 VOUT 0.18<br>VOUT 24 0.18<br>VOUT V++ 9E1<br>V VOUT 9E1 |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| .model Su<br>+ is=184E<br>+ re=0.06<br>+ kf=0 af=<br>.model Ca<br>+ is=502E<br>+rb=140 r<br>+cjc=0.16<br>.model Mi<br>+ is=4E-1<br>+ re=0.10               | ascode npn<br>E-18 bf=150 va=300 ik=17E-3<br>re=0.011 rc=900 cje=0.2E-12<br>iE-12f kf=0 af=0<br>irror pnp<br>5 bf=150 va=50 ik=138E-3 rb=185<br>i1 rc=180 cje=1.34E-12                                                                                                            |  |  |
| + cjc=0.44E-12<br>+ kf=0 af=0<br>.model DN D(KF=6.69e-9 AF=1)<br>.MODEL DX D(IS=1E-12 Rs=0.1)<br>.MODEL DY D(IS=1E-15 BV=50 Rs=1)<br>.ends subckt ISL28177 |                                                                                                                                                                                                                                                                                   |  |  |

\*



### **Characterization vs Simulation Results**



FIGURE 24. CHARACTERIZED INPUT NOISE VOLTAGE



FIGURE 25. SIMULATED INPUT NOISE VOLTAGE



FIGURE 26. CHARACTERIZED CLOSED LOOP GAIN vs FREQUENCY







FIGURE 27. SIMULATED CLOSED LOOP GAIN vs FREQUENCY





### Characterization vs Simulation Results (Continued)



FIGURE 30. CHARACTERIZED LARGE SIGNAL TRANSIENT RESPONSE vs  $R_L$ ,  $V_S = \pm 15V$ 



FIGURE 31. SIMULATED LARGE SIGNAL TRANSIENT RESPONSE,  $V_S = \pm 14V$ 



FIGURE 32. SIMULATED (DESIGN) OPEN-LOOP GAIN, PHASE vs FREQUENCY







FIGURE 34. CHARACTERIZEDUNITY GAIN FREQUENCY RESPONSE vs CL



FIGURE 35. SIMULATED UNITY GAIN FREQUENCY RESPONSE vs CL

NORMALIZED GAIN (dB)



### Characterization vs Simulation Results (Continued)



### **Revision History**

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest Rev.

| DATE             | REVISION | CHANGE                                                                                                                                                                                                                                                                                                                                                                     |
|------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| March 29, 2012   | FN7859.2 | Changed Note 1 in "Ordering Information" on page 2 from:<br>"Add "-T*" suffix for tape and reel. Please refer to TB347 for details on reel specifications."<br>to:<br>"Please refer to TB347 for details on reel specifications."<br>Listed out tape and reel parts individually in "Ordering Information" on page 2 (ISL28177FBZ-T13,<br>ISL28177FBZ-T7, ISL28177FBZ-T7A) |
| January 5, 2012  | FN7859.1 | Added SPICE model to data sheet.<br>Added ESD Ratings to description on page 1.                                                                                                                                                                                                                                                                                            |
| October 31, 2011 | FN7859.0 | Initial Release                                                                                                                                                                                                                                                                                                                                                            |

## **Products**

Intersil Corporation is a leader in the design and manufacture of high-performance analog semiconductors. The Company's products address some of the industry's fastest growing markets, such as, flat panel displays, cell phones, handheld products, and notebooks. Intersil's product families address power management and analog signal processing functions. Go to <u>www.intersil.com/products</u> for a complete list of Intersil product families.

For a complete listing of Applications, Related Documentation and Related Parts, please see the respective device information page on intersil.com: <u>ISL28177</u>

To report errors or suggestions for this datasheet, please go to: <u>www.intersil.com/askourstaff</u> FITs are available from our website at: <u>http://rel.intersil.com/reports/sear</u>



### Package Outline Drawing (M8.15E)

#### M8.15E

8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE Rev 0, 08/09



SIDE VIEW "A

0.175 ± 0.075



TYPICAL RECOMMENDED LAND PATTERN



SIDE VIEW "B"



#### NOTES:

- 1. Dimensions are in millimeters. Dimensions in ( ) for Reference Only.
- 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
- 3. Unless otherwise specified, tolerance : Decimal  $\pm 0.05$
- Dimension does not include interlead flash or protrusions. Interlead flash or protrusions shall not exceed 0.25mm per side.
- 5. The pin #1 identifier may be either a mold or mark feature.
- 6. Reference to JEDEC MS-012.



### Package Outline Drawing

#### P5.064A

5 LEAD SMALL OUTLINE TRANSISTOR PLASTIC PACKAGE Rev 0, 2/10



TOP VIEW





TYPICAL RECOMMENDED LAND PATTERN





DETAIL "X"

NOTES:

- 1. Dimensions are in millimeters. Dimensions in ( ) for Reference Only.
- 2. Dimensioning and tolerancing conform to ASME Y14.5M-1994.
- 3. Dimension is exclusive of mold flash, protrusions or gate burrs.
- 4. Foot length is measured at reference to gauge plane.
- 5. This dimension is measured at Datum "H".
- 6. Package conforms to JEDEC MO-178AA.

