FN4658
Rev 3.00
April 2001

The HI5828 is a Dual 12-bit, 130MSPS (Mega Samples Per Second), high speed, low power, D/A converter which is implemented in an advanced CMOS process. Operating from a single +3 V to +5 V supply, the converter provides 20 mA of full scale output current and includes edge-triggered CMOS input data latches. Low glitch energy and excellent frequency domain performance is achieved by the HI5828's segmented current source architecture.

This device complements the $\mathrm{HI} 5 \times 60$ and $\mathrm{HI} 5 \times 28$ family of high speed converters, which includes $8,10,12$, and 14 -bit devices.

## Ordering Information

| PART <br> NUMBER | TEMP. <br> RANGE <br> $\left({ }^{\circ} \mathrm{C}\right)$ | PACKAGE | PKG. NO. | CLOCK <br> SPEED |
| :--- | :---: | :--- | :--- | :--- |
| HI5828IN | -40 to 85 | 48 Ld LQFP | Q48.7x7A | 130MSPS |
| HI5828EVAL2 | 25 | Evaluation Platform | 130 MSPS |  |

Pinout


## Features

- Throughput Rate $\qquad$ 130MSPS
- Low Power . . . . 312mW at 5V, 46 mW at 3 V (at 60MSPS)
- Integral Linearity Error ...........................75 LSB (Typ)
- Adjustable Full Scale Output Current . . . . . . 2 mA to 20 mA
- Internal 1.2V Bandgap Voltage Reference
- Single or Dual Power Supply from +3 V to +5 V
- Power Down Mode
- CMOS Compatible Inputs
- Excellent Spurious Free Dynamic Range $\left(76 \mathrm{dBc}, \mathrm{f}_{\mathrm{S}}=50 \mathrm{MSPS}, \mathrm{f}_{\mathrm{OUT}}=2.51 \mathrm{MHz}\right)$
- Excellent Multitone Intermodulation Distortion


## Applications

- Basestations (Cellular, WLL)
- Quadrature Modulation
- Wireless Communications Systems
- Direct Digital Frequency Synthesis
- Signal Reconstruction
- Medical/Test Instrumentation
- High Resolution Imaging Systems
- Arbitrary Waveform Generators


## Functional Block Diagram



## Typical Applications Circuit



NOTE: Separate analog and digital grounds should be used, in which case the grounds should be tied together at a single point near the device. The analog and digital grounds should be connected together by a thin single trace and never connected together by an inductor.

## Pin Descriptions

| PIN NO. | PIN NAME | PIN DESCRIPTION |
| :---: | :---: | :---: |
| 11, 19, 26 | AGND | Analog Ground. |
| 13, 24 | $A_{V V D}$ | Analog Supply (+2.7V to +5.5 V ). |
| 28 | CLK | Clock Input. The master and slave latches shown in the functional block diagram are simple D-latches. Input data to the DAC passes through the "master" latches when the clock is low and is latched into the "master" latches when the clock is high. Data presented to the "slave" latch passes through when the clock is logic high and is latched into the "slave" latches when the clock is logic low. Adequate setup time must be allowed for the MSBs to pass through the thermometer decoder before the clock goes high. This master-slave arrangement comprises an edge-triggered flip-flop, with the DAC being updated on the rising clock edge. It is recommended that the clock edge be skewed such that setup time is larger than hold time for optimum spectral performance. |
| 27 | DGND | Connect to Digital Ground. |
| 10 | DVDD | Digital Supply (+2.7V to +5.5 V ). |
| 20 | FSADJ | Full Scale Current Adjust. Use a resistor to analog ground to adjust full scale output current. Full Scale Output Current $=32 \times \mathrm{V}_{\text {FSADJ }} / \mathrm{R}_{\text {SET }}$. Where $\mathrm{V}_{\text {FSADJ }}$ is the voltage at this pin. $\mathrm{V}_{\text {FSADJ }}$ tracks the voltage on the REFIO pin (refer to the functional block diagram); which is typically 1.2 V if the internal reference is used. |
| 14, 23 | ICOMP1, QCOMP1 | Compensation Pin for Use in Reducing Bandwidth/Noise. Each pin should be individually decoupled to AVDD with a $0.1 \mu \mathrm{~F}$ capacitor. To minimize crosstalk, the part was designed so that these pins must be connected externally, ideally directly under the device packaging. The voltage on these pins is used to drive the gates of the PMOS devices that make up the current cells. Only the ICOMP1 pin is driven and therefore QCOMP1 needs to be connected to ICOMP1, but de-coupled separately to minimize crosstalk. If placed equally close to both pins, then only one decoupling capacitor might be necessary. |
| 12, 25 | ICOMP2, QCOMP2 | Compensation Pin for Internal Bias Generation. Each pin should be individually decoupled to AGND with a $0.1 \mu \mathrm{~F}$ capacitor. The voltage generated at these pins represents the voltage used to supply power to the switch drivers (refer to the functional block diagram) which is 2.0 V nominal. This arrangement helps to minimize clock feedthrough to the current cell transistors for reduced glitch energy and improved spectral performance. |
| $\begin{gathered} 43-48,1-6, \\ 29-40 \end{gathered}$ | ID11-ID0, QD11-QD0 | Digital Data Input Ports. Bit 11 is Most Significant Bit (MSB) and bit 0 is the Least Significant Bit (LSB). |
| 15, 22 | IOUTA, QOUTA | Current Outputs of the Device. Full scale output current is achieved when all input bits are set to binary 1. |
| 16, 21 | IOUTB, QOUTB | Complementary Current Outputs of the Device. Full scale output current is achieved on the complementary outputs when all input bits are set to binary 0 . |
| 7, 8, 41, 42 | N.C. | No Connection. Future LSBs for dual 14-bit DAC. |
| 17 | REFIO | Reference voltage input if Internal reference is disabled. The internal reference is not intended to drive an external load. Use $0.1 \mu \mathrm{~F}$ cap to ground when internal reference is enabled. |
| 18 | REFLO | Reference Low Select. When the internal reference is enabled, this pin serves as the precision ground reference point for the internal voltage reference circuitry and therefore needs to have a good connection to analog ground to enable internal 1.2 V reference. To disable the internal reference circuitry this pin should be connected to AVDD. |
| 9 | SLEEP | Control Pin for Power-Down Mode. Sleep Mode is active high; connect to ground for Normal Mode. The Sleep pin has internal $25 \mu \mathrm{~A}$ (nominal) active pulldown current. |

## Absolute Maximum Ratings

Digital Supply Voltage DVDD to DGND . . . . . . . . . . . . . . . . . . . +5.5 V
Analog Supply Voltage AVDD $_{\text {VD }}$ to AGND . . . . . . . . . . . . . . . . . . +5.5 V
Grounds, AGND TO DGND . . . . . . . . . . . . . . . . . . . . -0.3V to +0.3V
Digital Input Voltages (D11-D0, CLK, SLEEP) . . . . . . . D DVD + 0.3V
Reference Input Voltage Range. . . . . . . . . . . . . . . . . . . AVDD + 0.3V
Analog Output Current (IOUTA/B, QOUTA/B) . . . . . . . . . . . . . 24mA

## Thermal Information

Thermal Resistance (Typical, Note 1)
LQFP Package. . . . . . . . . . . . . . . . . . . . . . . . . ${ }^{\theta_{\mathrm{JA}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)} 70$
Maximum Junction Temperature . . . . . . . . . . . . . . . . . . . . . . $150^{\circ} \mathrm{C}$ Maximum Storage Temperature Range . . . . . . . . . . $65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
Maximum Lead Temperature (Soldering 10s) . . . . . . . . . . . . . $300^{\circ} \mathrm{C}$
(LQFP - Lead Tips Only)

## Operating Conditions

Temperature Range

## $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.
NOTE:

1. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a low effective thermal conductivity test board in free air. See Tech Brief TB379 for details.

## Electrical Specifications $\quad A_{V D D}=D_{V D D}=+5 \mathrm{~V}$ (except where otherwise noted), $\mathrm{V}_{\mathrm{REF}}=$ Internal 1.2 V ,

 IOUTFS $=20 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ for All Typical Values| PARAMETER | TEST CONDITIONS | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \mathrm{TO} 85^{\circ} \mathrm{C}$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| SYSTEM PERFORMANCE |  |  |  |  |  |
| Resolution |  | 12 | - | - | Bits |
| Integral Linearity Error, INL | "Best Fit" Straight Line (Note 8) | -2.0 | $\pm 0.75$ | +2.0 | LSB |
| Differential Linearity Error, DNL | (Note 8) | -1.0 | $\pm 0.5$ | +1.0 | LSB |
| Offset Error, IOS | (Note 8) | -0.025 | - | +0.025 | \% FSR |
| Offset Drift Coefficient | (Note 8) | - | 0.1 | - | $\begin{gathered} \mathrm{ppm} \\ \mathrm{FSR} /{ }^{\circ} \mathrm{C} \end{gathered}$ |
| Full Scale Gain Error, FSE | With External Reference (Notes 2, 8) | -10 | $\pm 2$ | +10 | \% FSR |
|  | With Internal Reference (Notes 2, 8) | -10 | $\pm 1$ | +10 | \% FSR |
| Full Scale Gain Drift | With External Reference (Note 8) | - | $\pm 50$ | - | $\begin{gathered} \mathrm{ppm} \\ \mathrm{FSR} /{ }^{\circ} \mathrm{C} \end{gathered}$ |
|  | With Internal Reference (Note 8) | - | $\pm 100$ | - | $\begin{gathered} \mathrm{ppm} \\ \mathrm{FSR} /{ }^{\circ} \mathrm{C} \end{gathered}$ |
| Full Scale Output Current, ${ }^{\text {I }}$ FS |  | 2 | - | 20 | mA |
| Crosstalk | $\mathrm{f}_{\text {CLK }}=100 \mathrm{MSPS}, \mathrm{f}_{\text {OUT }}=10 \mathrm{MHz}$ | - | 85 | - | dB |
|  | $\mathrm{f}_{\mathrm{CLK}}=100 \mathrm{MSPS}, \mathrm{f}_{\text {OUT }}=40 \mathrm{MHz}$ | - | 64 | - | dB |
| Gain Matching Between Channels (DC Measurement) | As a percentage of Full Scale Range | -5 | - | +5 | \% FSR |
|  | In dB Full Scale Range | -0.445 | - | +0.420 | dB FSR |
| Output Voltage Compliance Range | (Note 3, 8) | -0.3 | - | 1.25 | V |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |
| Maximum Clock Rate, f CLK | (Note 3) | 130 | - | - | MHz |
| Output Settling Time, (tSETT) | $\pm 0.05 \%$ ( $\pm 2$ LSB) (Note 8) | - | 35 | - | ns |
| Singlet Glitch Area (Peak Glitch) | $\mathrm{R}_{\mathrm{L}}=25 \Omega$ (Note 8) | - | 5 | - | $\mathrm{pV} \cdot \mathrm{s}$ |
| Output Rise Time | Full Scale Step | - | 2.5 | - | ns |
| Output Fall Time | Full Scale Step | - | 2.5 | - | ns |
| Output Capacitance |  | - | 10 | - | pF |

Electrical Specifications $\quad A_{V D D}=D_{V D D}=+5 \mathrm{~V}$ (except where otherwise noted), $\mathrm{V}_{\mathrm{REF}}=$ Internal 1.2 V ,
IOUTFS $=20 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ for All Typical Values (Continued)

| PARAMETER | TEST CONDITIONS | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ TO $85^{\circ} \mathrm{C}$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| Output Noise | IOUTFS $=20 \mathrm{~mA}$ | - | 50 | - | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
|  | IOUTFS $=2 \mathrm{~mA}$ | - | 30 | - | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| AC CHARACTERISTICS |  |  |  |  |  |
| +5 V Power Supply Spurious Free Dynamic Range, SFDR Within a Window | $\mathrm{f}_{\text {CLK }}=100 \mathrm{MSPS}, \mathrm{fOUT}=20.2 \mathrm{MHz}, 30 \mathrm{MHz}$ Span ( Notes 4, 8) | - | 77 | - | dBc |
|  | $\mathrm{f}_{\text {CLK }}=100 \mathrm{MSPS}, \mathrm{fOUT}=5.04 \mathrm{MHz}, 8 \mathrm{MHz}$ Span (Notes 4, 8) | - | 93 | - | dBc |
|  | $\mathrm{f}_{\text {CLK }}=50 \mathrm{MSPS}, \mathrm{fOUT}=5.02 \mathrm{MHz}, 8 \mathrm{MHz}$ Span ( Notes 4, 8) | - | 93 | - | dBc |
| +5V Power Supply <br> Total Harmonic Distortion (THD) to Nyquist | $\mathrm{fCLK}^{\prime}=100 \mathrm{MSPS}, \mathrm{fOUT}=4.0 \mathrm{MHz}($ Notes 4, 8) | - | -72 | - | dB |
|  | $\mathrm{f}_{\text {CLK }}=50 \mathrm{MSPS}, \mathrm{fOUT}=2.0 \mathrm{MHz}($ Notes 4, 8) | - | -74 | - | dB |
|  | $\mathrm{f}_{\text {CLK }}=25 \mathrm{MSPS}, \mathrm{fOUT}=1.0 \mathrm{MHz}($ Notes 4, 8) | - | -73 | - | dB |
| +5V Power Supply Spurious Free Dynamic Range, SFDR to Nyquist (fCLK/2) | $\mathrm{f}_{\text {CLK }}=130 \mathrm{MSPS}, \mathrm{f}_{\text {OUT }}=40.4 \mathrm{MHz}($ Notes 4, 8) | - | 55 | - | dBc |
|  | $\mathrm{f}_{\text {CLK }}=130 \mathrm{MSPS}, \mathrm{f}_{\text {OUT }}=10.1 \mathrm{MHz}($ Notes 4, 8) | - | 66 | - | dBc |
|  | $\mathrm{f}_{\text {CLK }}=130 \mathrm{MSPS}, \mathrm{f}_{\text {OUT }}=5.02 \mathrm{MHz}, \mathrm{T}=25^{\circ} \mathrm{C}$ (Notes 4, 8) | 66 | 72 | - | dBc |
|  | $\mathrm{f}_{\text {CLK }}=130 \mathrm{MSPS}, \mathrm{fOUT}=5.02 \mathrm{MHz}, \mathrm{T}=\mathrm{Min}$ to Max (Notes 4, 8) | 66 | - | - | dBc |
|  | $\mathrm{f}_{\text {CLK }}=100 \mathrm{MSPS}$, fout $=40.4 \mathrm{MHz}($ Notes 4, 8) | - | 54 | - | dBc |
|  | $\mathrm{f}_{\text {CLK }}=100 \mathrm{MSPS}$, fout $=20.2 \mathrm{MHz}($ Notes 4, 8) | - | 62 | - | dBc |
|  | $\mathrm{f}_{\text {CLK }}=100 \mathrm{MSPS}, \mathrm{f}_{\text {OUT }}=5.04 \mathrm{MHz}, \mathrm{T}=25^{\circ} \mathrm{C}$ (Notes 4, 8) | 66 | 72 | - | dBc |
|  | $\mathrm{f}_{\text {CLK }}=100 \mathrm{MSPS}, \mathrm{f}$ OUT $=5.04 \mathrm{MHz}, \mathrm{T}=\mathrm{Min}$ to Max (Notes 4, 8) | 66 | - | - | dBc |
|  | $\mathrm{f}_{\text {CLK }}=100 \mathrm{MSPS}$, fout $=2.51 \mathrm{MHz}($ Notes 4, 8) | - | 75 | - | dBc |
|  | $\mathrm{f}_{\text {CLK }}=50 \mathrm{MSPS}$, fout $=20.2 \mathrm{MHz}$ ( Notes 4, 8) | - | 64 | - | dBc |
|  | $\mathrm{f}_{\text {CLK }}=50 \mathrm{MSPS}, \mathrm{f}_{\text {OUT }}=5.02 \mathrm{MHz}, \mathrm{T}=25^{\circ} \mathrm{C}$ (Notes 4, 8) | 66 | 72 | - | dBc |
|  | $\mathrm{f}_{\text {CLK }}=50 \mathrm{MSPS}$, fout $=5.02 \mathrm{MHz}, \mathrm{T}=$ Min to Max (Notes 4, 8) | 66 | - | - | dBc |
|  | $\mathrm{f}_{\text {CLK }}=50 \mathrm{MSPS}, \mathrm{fOUT}=2.51 \mathrm{MHz}$ (Notes 4, 8) | - | 76 | - | dBc |
|  | $\mathrm{f}_{\text {CLK }}=50 \mathrm{MSPS}, \mathrm{f}_{\text {OUT }}=1.00 \mathrm{MHz}$ ( Notes 4, 8) | - | 78 | - | dBc |
|  | $\mathrm{f}_{\text {CLK }}=25 \mathrm{MSPS}, \mathrm{f}_{\text {OUT }}=1.0 \mathrm{MHz}($ Notes 4, 8) | - | 77 | - | dBc |
| +5 V Power Supply Multitone Power Ratio | $\mathrm{f}_{\mathrm{CLK}}=20 \mathrm{MSPS}, \mathrm{f}_{\mathrm{OUT}}=2.0 \mathrm{MHz}$ to $2.99 \mathrm{MHz}, 8$ Tones at 110 kHz Spacing (Notes 4, 8) | - | 76 | - | dBc |
|  | $\mathrm{f}_{\mathrm{CLK}}=100 \mathrm{MSPS}, \mathrm{f}_{\mathrm{OUT}}=10 \mathrm{MHz}$ to $14.95 \mathrm{MHz}, 8$ Tones at 530 kHz Spacing (Notes 4, 8) | - | 76 | - | dBc |
| +3V Power Supply Spurious Free Dynamic Range, SFDR Within a Window | $\mathrm{f}_{\text {CLK }}=100 \mathrm{MSPS}, \mathrm{fOUT}=20.2 \mathrm{MHz}, 30 \mathrm{MHz}$ Span ( Notes 4, 8) | - | 73 | - | dBc |
|  | $\mathrm{f}_{\text {CLK }}=100 \mathrm{MSPS}, \mathrm{fOUT}=5.04 \mathrm{MHz}, 8 \mathrm{MHz}$ Span ( ( otes 4, 8) | - | 91 | - | dBc |
|  | $\mathrm{f}_{\text {CLK }}=50 \mathrm{MSPS}, \mathrm{fOUT}=5.02 \mathrm{MHz}, 8 \mathrm{MHz}$ Span ( Notes 4, 8) | - | 91 | - | dBc |
| +3V Power Supply <br> Total Harmonic Distortion (THD) to Nyquist | $\mathrm{f}_{\text {CLK }}=100 \mathrm{MSPS}, \mathrm{f}_{\text {OUT }}=4.0 \mathrm{MHz}($ Notes 4, 8) | - | -71 | - | dB |
|  | $\mathrm{f}_{\text {CLK }}=50 \mathrm{MSPS}, \mathrm{f}_{\text {OUT }}=2.0 \mathrm{MHz}($ Notes 4, 8) | - | -75 | - | dB |
|  | $\mathrm{f}_{\text {CLK }}=25 \mathrm{MSPS}, \mathrm{f}_{\text {OUT }}=1.0 \mathrm{MHz}($ Notes 4, 8) | - | -74 | - | dB |

Electrical Specifications $\quad A_{V D D}=D_{V D D}=+5 \mathrm{~V}$ (except where otherwise noted), $\mathrm{V}_{\text {REF }}=$ Internal 1.2 V ,
IOUTFS $=20 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ for All Typical Values (Continued)

| PARAMETER | TEST CONDITIONS | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ TO $85^{\circ} \mathrm{C}$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| +3V Power Supply Spurious Free Dynamic Range, SFDR to Nyquist (fCLK/2) | $\mathrm{f}_{\text {CLK }}=130 \mathrm{MSPS}, \mathrm{f}_{\text {OUT }}=40.4 \mathrm{MHz}($ Notes 4, 8) | - | 47 | - | dBc |
|  | $\mathrm{f}_{\text {CLK }}=130 \mathrm{MSPS}, \mathrm{f}_{\text {OUT }}=10.1 \mathrm{MHz}($ Notes 4, 8) | - | 66 | - | dBc |
|  | $\mathrm{f}_{\text {CLK }}=130 \mathrm{MSPS}, \mathrm{f}_{\text {OUT }}=5.02 \mathrm{MHz}($ Notes 4,8$)$ | - | 73 | - | dBc |
|  | $\mathrm{f}_{\text {CLK }}=100 \mathrm{MSPS}, \mathrm{f}_{\text {OUT }}=40.4 \mathrm{MHz}($ Notes 4, 8) | - | 48 | - | dBc |
|  | $\mathrm{f}_{\text {CLK }}=100 \mathrm{MSPS}, \mathrm{f}_{\text {OUT }}=20.2 \mathrm{MHz}($ Notes 4, 8) | - | 58 | - | dBc |
|  | $\mathrm{f}_{\text {CLK }}=100 \mathrm{MSPS}, \mathrm{f}_{\text {OUT }}=5.04 \mathrm{MHz}($ Notes 4, 8) | - | 72 | - | dBc |
|  | $\mathrm{f}_{\text {CLK }}=100 \mathrm{MSPS}, \mathrm{f}_{\text {OUT }}=2.51 \mathrm{MHz}($ Notes 4, 8) | - | 76 | - | dBc |
|  | $\mathrm{f}_{\text {CLK }}=50 \mathrm{MSPS}, \mathrm{fOUT}=20.2 \mathrm{MHz}($ Notes 4, 8) | - | 53 | - | dBc |
|  | $\mathrm{f}_{\text {CLK }}=50 \mathrm{MSPS}, \mathrm{fOUT}=5.02 \mathrm{MHz}, \mathrm{T}=25^{\circ} \mathrm{C}$ ( Notes 4, 8) | 68 | 73 | - | dBc |
|  | $\mathrm{f}_{\text {CLK }}=50 \mathrm{MSPS}$, fout $=5.02 \mathrm{MHz}, \mathrm{T}=$ Min to Max ( Notes 4, 8) | 66 | - | - | dBc |
|  | $\mathrm{f}_{\text {CLK }}=50 \mathrm{MSPS}, \mathrm{fOUT}=2.51 \mathrm{MHz}($ Notes 4, 8) | - | 76 | - | dBc |
|  | $\mathrm{f}_{\text {CLK }}=50 \mathrm{MSPS}, \mathrm{f}$ OUT $=1.00 \mathrm{MHz}$ ( ( (etes 4, 8) | - | 76 | - | dBc |
|  | $\mathrm{f}_{\text {CLK }}=25 \mathrm{MSPS}, \mathrm{f}_{\text {OUT }}=1.0 \mathrm{MHz}($ Notes 4, 8) | - | 76 | - | dBc |
| +3V Power Supply Multitone Power Ratio | $\mathrm{f}_{\mathrm{CLK}}=20 \mathrm{MSPS}, \mathrm{f}_{\mathrm{OUT}}=2.0 \mathrm{MHz}$ to $2.99 \mathrm{MHz}, 8$ Tones at 110 kHz Spacing (Notes 4, 8) | - | 76 | - | dBc |
|  | $\mathrm{f}_{\mathrm{CLK}}=100 \mathrm{MSPS}, \mathrm{fOUT}=10 \mathrm{MHz}$ to $14.95 \mathrm{MHz}, 8$ Tones at 530 kHz Spacing (Notes 4, 8) | - | 76 | - | dBc |
| VOLTAGE REFERENCE |  |  |  |  |  |
| Internal Reference Voltage, $\mathrm{V}_{\text {FSADJ }}$ | Pin 18 Voltage with Internal Reference | 1.15 | 1.22 | 1.29 | V |
| Internal Reference Voltage Drift |  | - | $\pm 10$ | - | ppm $/{ }^{\circ} \mathrm{C}$ |
| Internal Reference Output Current Sink/Source Capability |  | - | $\pm 100$ | - | nA |
| Reference Input Impedance |  | - | 1 | - | $\mathrm{M} \Omega$ |
| Reference Input Multiplying Bandwidth | (Note 8) | - | 1.4 | - | MHz |
| DIGITAL INPUTS D11-D0, CLK |  |  |  |  |  |
| Input Logic High Voltage with 5 V Supply, $\mathrm{V}_{\mathrm{IH}}$ | (Note 3) | 3.5 | 5 | - | V |
| Input Logic High Voltage with 3V Supply, $\mathrm{V}_{\mathrm{IH}}$ | (Note 3) | 2.1 | 3 | - | V |
| Input Logic Low Voltage with 5 V Supply, VIL | (Note 3) | - | 0 | 1.3 | V |
| Input Logic Low Voltage with 3V Supply, VIL | (Note 3) | - | 0 | 0.9 | V |
| Input Sleep Current, $\mathrm{I}_{\mathrm{IH}}$ |  | -25 | - | +25 | $\mu \mathrm{A}$ |
| Input Logic Current, $\mathrm{I}_{\mathrm{IH}}$ |  | -10 | - | +10 | $\mu \mathrm{A}$ |
| Input Logic Current, $\mathrm{I}_{\text {IL }}$ |  | -10 | - | +10 | $\mu \mathrm{A}$ |
| Digital Input Capacitance, $\mathrm{C}_{\text {IN }}$ |  | - | 5 | - | pF |

## Electrical Specifications $\quad A_{V D D}=D_{V D D}=+5 \mathrm{~V}$ (except where otherwise noted), $\mathrm{V}_{\text {REF }}=$ Internal 1.2 V ,

IOUTFS $=20 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ for All Typical Values (Continued)

| PARAMETER | TEST CONDITIONS | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ TO $85^{\circ} \mathrm{C}$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| TIMING CHARACTERISTICS |  |  |  |  |  |
| Data Setup Time, tsu | See Figure 4 (Note 3) | - | 1.5 | - | ns |
| Data Hold Time, thLD | See Figure 4 (Note 3) | - | 1.2 | - | ns |
| Propagation Delay Time, tpD | See Figure 4 | - | 2.5 | - | ns |
| CLK Pulse Width, tPW1, tPW2 | See Figure 4 (Note 3) | 4 | - | - | ns |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |
| AV ${ }_{\text {DD }}$ Power Supply | (Note 9) | 2.7 | 5.0 | 5.5 | V |
| DV ${ }_{\text {DD }}$ Power Supply | (Note 9) | 2.7 | 5.0 | 5.5 | V |
| Analog Supply Current (IAVDD) | 5 V or 3V, IOUTFS $=20 \mathrm{~mA}$ ( Note 7) | - | 44 | 50 | mA |
|  | 5 V or 3 V , IOUTFS $=2 \mathrm{~mA}$ | - | 7 | - | mA |
| Digital Supply Current (ldVDD) | 5 V (Note 5) | - | 12 | - | mA |
|  | 5 V (Note 6) | - | 17.6 | - | mA |
|  | 5 V (Note 7) | - | 29 | 38 | mA |
|  | 3 V (Note 5) | - | 4 | - | mA |
|  | 3V (Note 6) | - | 8.2 | - | mA |
|  | 3V (Note 7) | - | 9.6 | 12 | mA |
| Supply Current (IAVDD) Sleep Mode | 5 V or 3V, IOUTFS $=$ Don't Care | - | 2.7 | - | mA |
| Power Dissipation | 5 V , IOUTFS $=20 \mathrm{~mA}$ (Note 5 ) | - | 280 | - | mW |
|  | 5 V , IOUTFS $=20 \mathrm{~mA}$ ( Note 6) | - | 312 | - | mW |
|  | 5 V , IOUTFS $=20 \mathrm{~mA}$ (Note 7) | - | 365 | 440 | mW |
|  | 5 V , IOUTFS $=2 \mathrm{~mA}$ (Note 6) | - | 137 | - | mW |
|  | 3 V , IOUTFS $=20 \mathrm{~mA}$ (Note 5) | - | 144 | - | mW |
|  | 3 V , IOUTFS $=20 \mathrm{~mA}$ ( ( ote 6) | - | 158 |  | mW |
|  | 3 V , IOUTFS $=20 \mathrm{~mA}$ ( Note 7) | - | 161 | 177 | mW |
|  | 3 V , IOUTFS $=2 \mathrm{~mA}$ (Note 6) | - | 46 | - | mW |
| Power Supply Rejection | Single Supply (Note 8) | -0.2 | - | +0.2 | \% FSR/V |

## NOTES:

2. Gain Error measured as the error in the ratio between the full scale output current and the current through $R_{\text {SET }}$ (typically $625 \mu \mathrm{~A}$ ). Ideally the ratio should be 32 .
3. Parameter guaranteed by design or characterization and not production tested.
4. Spectral measurements made with differential transformer coupled output and no external filtering.
5. Measured with the clock at 60 MSPS and the output frequency at 10 MHz .
6. Measured with the clock at 100 MSPS and the output frequency at 40 MHz .
7. Measured with the clock at 130 MSPS and the output frequency at 5 MHz .
8. See "Definition of Specifications".
9. It is recommended that the output current be reduced to 12 mA or less to maintain optimum performance for operation below 3 V . $\mathrm{DV}_{\mathrm{DD}}$ and $A V_{D D}$ do not have to be equal.

## Definition of Specifications

Differential Linearity Error, DNL, is the measure of the step size output deviation from code to code. Ideally the step size should be 1 LSB. A DNL specification of 1 LSB or less guarantees monotonicity.

Full Scale Gain Drift, is measured by setting the data inputs to be all logic high (all 1s) and measuring the output voltage through a known resistance as the temperature is varied from $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$. It is defined as the maximum deviation from the value measured at room temperature to the value measured at either $\mathrm{T}_{\text {MIN }}$ or $\mathrm{T}_{\mathrm{MAX}}$. The units are ppm of FSR (full scale range) per ${ }^{\circ} \mathrm{C}$.

Full Scale Gain Error, is the error from an ideal ratio of 32 between the output current and the full scale adjust current (through $\mathrm{R}_{\mathrm{SET}}$ ).

Integral Linearity Error, INL, is the measure of the worst case point that deviates from a best fit straight line of data values along the transfer curve.

Internal Reference Voltage Drift, is defined as the maximum deviation from the value measured at room temperature to the value measured at either $\mathrm{T}_{\text {MIN }}$ or $\mathrm{T}_{\mathrm{MAX}}$. The units are ppm per ${ }^{\circ} \mathrm{C}$.

Offset Drift, is measured by setting the data inputs to all logic low (all 0's) and measuring the output voltage through a known resistance as the temperature is varied from $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$. It is defined as the maximum deviation from the value measured at room temperature to the value measured at either $\mathrm{T}_{\mathrm{MIN}}$ or $\mathrm{T}_{\text {MAX }}$. The units are ppm of FSR (full scale range) per degree ${ }^{\circ} \mathrm{C}$.

Offset Error, is measured by setting the data inputs to all logic low (all 0's) and measuring the output voltage through a known resistance. Offset error is defined as the maximum deviation of the output current from a value of 0 mA .

Output Settling Time, is the time required for the output voltage to settle to within a specified error band measured from the beginning of the output transition. The measurement is done by switching quarter scale. Termination impedance was $25 \Omega$ due to the parallel resistance of the $50 \Omega$ loading on the output and the oscilloscope's $50 \Omega$ input. This also aids the ability to resolve the specified error band without overdriving the oscilloscope.

Output Voltage Compliance Range, is the voltage limit imposed on the output. The output impedance should be chosen such that the voltage developed does not violate the compliance range.

Power Supply Rejection, is measured using a single power supply. The supply's nominal +5 V is varied $\pm 10 \%$ and the change in the DAC full scale output is noted.

Reference Input Multiplying Bandwidth, is defined as the 3 dB bandwidth of the voltage reference input. It is measured
by using a sinusoidal waveform as the external reference with the digital inputs set to all 1 's. The frequency is increased until the amplitude of the output waveform is $0.707(-3 \mathrm{~dB})$ of its original value.

Singlet Glitch Area, is the switching transient appearing on the output during a code transition. It is measured as the area under the overshoot portion of the curve and is expressed as a Volt-Time specification. This is tested using a single code transition across a major current source.

Spurious Free Dynamic Range, SFDR, is the amplitude difference from the fundamental signal to the largest harmonically or non-harmonically related spur within the specified frequency window.

Total Harmonic Distortion, THD, is the ratio of the RMS value of the fundamental output signal to the RMS sum of the first five harmonic components.

## Detailed Description

The HI5828 is a dual 12-bit, current out, CMOS, digital to analog converter. Its maximum update rate is 130MSPS and can be powered by either single or dual power supplies in the recommended range of +3 V to +5 V . Operation with clock rates higher than 130MSPS is possible; please contact the factory for more information. It consumes 370 mW of power when using a +5 V supply with the data switching at 130 MSPS . The architecture is based on a segmented current source arrangement that reduces glitch by reducing the amount of current switching at any one time. In previous architectures that contained all binary weighted current sources or a binary weighted resistor ladder, the converter might have a substantially larger amount of current turning on and off at certain, worst-case transition points such as midscale and quarter scale transitions. By greatly reducing the amount of current switching at certain 'major' transitions, the overall glitch of the converter is dramatically reduced, improving settling time, transient problems, and accuracy.

## Digital Inputs and Termination

The HI5828 digital inputs are guaranteed to CMOS levels. However, TTL compatibility can be achieved by lowering the supply voltage to 3 V due to the digital threshold of the input buffer being approximately half of the supply voltage. The internal register is updated on the rising edge of the clock. To minimize reflections, proper termination should be implemented. If the lines driving the clock and the digital inputs are long $50 \Omega$ lines, then $50 \Omega$ termination resistors should be placed as close to the converter inputs as possible connected to the digital ground plane (if separate grounds are used). These termination resistors are not likely needed as long as the digital waveform source is within a few inches of the DAC.

Page 9 of 12

## Ground Planes

Separate digital and analog ground planes should be used. All of the digital functions of the device and their corresponding components should be located over the digital ground plane and terminated to the digital ground plane. The same is true for the analog components and the analog ground plane. Consult Application Note AN9855.

## Noise Reduction

To minimize power supply noise, $0.1 \mu \mathrm{~F}$ capacitors should be placed as close as possible to the converter's power supply pins, $A_{V D D}$ and DVDD. Also, the layout should be designed using separate digital and analog ground planes and these capacitors should be terminated to the digital ground for $\mathrm{DV}_{\mathrm{DD}}$ and to the analog ground for AVDD. Additional filtering of the power supplies on the board is recommended.

## Voltage Reference

The internal voltage reference of the device has a nominal value of +1.2 V with $\mathrm{a} \pm 10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ drift coefficient over the full temperature range of the converter. It is recommended that a $0.1 \mu \mathrm{~F}$ capacitor be placed as close as possible to the REFIO pin, connected to the analog ground. The REFLO pin (18) selects the reference. The internal reference can be selected if pin 18 is tied low (ground). If an external reference is desired, then pin 18 should be tied high (the analog supply voltage) and the external reference driven into REFIO, pin 17. The full scale output current of the converter is a function of the voltage reference used and the value of $\mathrm{R}_{\mathrm{SET}}$. IOUT should be within the 2 mA to 20 mA range, though operation below 2 mA is possible, with performance degradation.
$V_{\text {FSADJ }}$ and $V_{\text {REFIO }}$ will be equivalent except for a small offset voltage. If the internal reference is used, $\mathrm{V}_{\text {FSADJ }}$ will equal approximately 1.2 V on the FSADJ pin (20). If an external reference is used, $\mathrm{V}_{\text {FSADJ }}$ will equal the external reference. The calculation for IOUT(Full Scale) is:
$\mathrm{I}_{\mathrm{OUT}}($ Full Scale $)=\left(\mathrm{V}_{\text {FSADJ }} / \mathrm{R}_{\text {SET }}\right) \times 32$.
If the full scale output current is set to 20 mA by using the internal voltage reference (1.2V) and a $1.91 \mathrm{k} \Omega \mathrm{R}_{\mathrm{SET}}$ resistor, then the input coding to output current will resemble the following:

TABLE 1. INPUT CODING vs OUTPUT CURRENT

| INPUT CODE (D11-D0) | I/QOUTA (mA) | I/QOUTB (mA) |
| :---: | :---: | :---: |
| 111111111111 | 20 | 0 |
| 100000000000 | 10 | 10 |
| 000000000000 | 0 | 20 |

## Outputs

The 5 MSBs for each DAC on the HI5828 drive a thermometer decoder, which is a digital decoder that has an N -bit ( 5 bits for the HI5828) binary coded input word with $2^{\mathrm{N}}-1$ ( 31 for the HI5828) output bits, where the number of output bits that are active correlate directly to the input binary word. The HI5828 uses a thermometer decoder to significantly minimize the output glitch energy for each DAC. I/QOUTA and I/QOUTB are complementary current outputs. The sum of the two currents is always equal to the full scale output current minus one LSB. If single ended use is desired, a load resistor can be used to convert the output current to a voltage. It is recommended that the unused output be either grounded or equally terminated. The voltage developed at the output must not violate the output voltage compliance range of -0.3 V to 1.25 V . R R LOAD (the impedance loading each current output) should be chosen so that the desired output voltage is produced in conjunction with the output full scale current. If a known line impedance is to be driven, then the output load resistor should be chosen to match this impedance. The output voltage equation is:

$$
V_{\text {OUT }}=I_{\text {OUT }} \times R_{\text {LOAD }}
$$

These outputs can be used in a differential-to-single-ended arrangement to achieve better harmonic rejection. The SFDR measurements in this data sheet were performed with a $1: 1$ transformer on the output of the DAC (see Figure 1). With the center tap grounded, the output swing of pins 15/22 and 16/21 will be biased at zero volts. The loading as shown in Figure 1 will result in a 500 mV signal at the output of the transformer if the full scale output current of the DAC is set to 20 mA . $\mathrm{V}_{\text {OUT }}=$ $2 \times l_{\text {OUT }} \times R_{E Q}$, where $R_{E Q}$ is $\sim 12.5 \Omega$.


FIGURE 1.
Allowing the center tap to float will result in identical transformer output, however the output pins of the DAC will have positive DC offset. Since the DAC's output voltage compliance range is -0.3 V to +1.25 V , the center tap may need to be left floating or DC offset in order to increase the amount of signal swing available. The $50 \Omega$ load on the output of the transformer represents the spectrum analyzer's input impedance.

## Timing Diagrams



FIGURE 2. OUTPUT SETTLING TIME DIAGRAM


FIGURE 3. PEAK GLITCH AREA (SINGLET) MEASUREMENT METHOD


FIGURE 4. PROPAGATION DELAY, SETUP TIME, HOLD TIME AND MINIMUM PULSE WIDTH DIAGRAM

## Thin Plastic Quad Flatpack Packages (LQFP)



Q48.7x7A (JEDEC MS-026BBC ISSUE B) 48 LEAD THIN PLASTIC QUAD FLATPACK PACKAGE

|  | INCHES |  | MILLIMETERS |  | SYMBOL |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MIN | MAX | MIN | MAX | NOTES |  |  |  |  |
| A | - | 0.062 | - | 1.60 | - |  |  |  |
| A1 | 0.002 | 0.005 | 0.05 | 0.15 | - |  |  |  |
| A2 | 0.054 | 0.057 | 1.35 | 1.45 | - |  |  |  |
| b | 0.007 | 0.010 | 0.17 | 0.27 | 6 |  |  |  |
| b1 | 0.007 | 0.009 | 0.17 | 0.23 | - |  |  |  |
| D | 0.350 | 0.358 | 8.90 | 9.10 | 3 |  |  |  |
| D1 | 0.272 | 0.280 | 6.90 | 7.10 | 4,5 |  |  |  |
| E | 0.350 | 0.358 | 8.90 | 9.10 | 3 |  |  |  |
| E1 | 0.272 | 0.280 | 6.90 | 7.10 | 4,5 |  |  |  |
| L | 0.018 | 0.029 | 0.45 | 0.75 | - |  |  |  |
| N | 48 |  |  | 4 |  |  |  | 7 |
| e | $0.020 ~ B S C ~$ | $0.50 ~ B S C$ | - |  |  |  |  |  |

Rev. 2 1/99
NOTES:

1. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact.
2. All dimensions and tolerances per ANSI Y14.5M-1982.
3. Dimensions $D$ and $E$ to be determined at seating plane -C .
4. Dimensions D1 and E1 to be determined at datum plane $-\mathrm{H}-$.
5. Dimensions D1 and E1 do not include mold protrusion. Allowable protrusion is 0.25 mm ( 0.010 inch ) per side.
6. Dimension $b$ does not include dambar protrusion. Allowable dambar protrusion shall not cause the lead width to exceed the maximum b dimension by more than 0.08 mm ( 0.003 inch).
7. " N " is the number of terminal positions.
© Copyright Intersil Americas LLC 2001. All Rights Reserved.
All trademarks and registered trademarks are the property of their respective owners.

For additional products, see www.intersil.com/en/products.html
Intersil products are manufactured, assembled and tested utilizing IS09001 quality systems as noted
in the quality certifications found at www.intersil.com/en/support/qualandreliability.html
Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

