# RENESAS

### EL5236, EL5237

NOT RECOMMENDED FOR NEW DESIGNS NO RECOMMENDED REPLACEMENT contact our Technical Support Center at 1-888-INTERSIL or www.intersil.com/tsc

# DATASHEET

FN7833 Rev 0.00 March 31, 2011

Dual Ultra Low Noise Wideband Amplifiers

The EL5236 is a dual, low noise, 300MHz Gain Bandwidth product Voltage Feedback Op Amp (VFA). The minimum operating gain of 2 comes with a very low input noise voltage of  $1.5 \text{nV}/\sqrt{\text{Hz}}$  and  $1.8 \text{pA}/\sqrt{\text{Hz}}$  current noise. This makes this dual device ideal for low noise differential active filters, dual channel photodiode detectors, differential receivers with equalization, and any other wideband, high dynamic range application.

Each channel requires only 5.8mA on a ±6V supply. Minimal performance change over a supply range of ±2.5V to ±6V is provided (or single +5V ->+12V). Where system power is paramount, the EL5237 dual with disable allows the amplifiers to be separately powered down to less than  $20\mu$ A/Ch.

The 8 Ld dual EL5236 is available in the industry standard pinout SO-8 or space saving MSOP-8. The 10 Ld EL5237 is available in an MSOP-10.

### **Features**

- Bandwidth (-3dB) of 250MHz @  $A_V$  = +2
- Gain Bandwidth Product: 300MHz
- Voltage Noise: 1.5nV/ $\sqrt{Hz}$
- Current Noise: 1.8pA/√Hz
- I<sub>S</sub>: 5.8mA/Channel
- 100mA I<sub>OUT</sub>
- Fast Enable/Disable (EL5237 only)
- ±2.5V to ±6V Supply Range Operation

### Applications

- Differential ADC Driver
- Complementary DAC Output Driver
- Ultrasound Input Amplifiers
- AGC and PLL Active Filters
- Transimpedance Designs

### **Related Products**

- <u>ISL28290</u>, Dual, 80MHz, 1nV/√Hz
- <u>ISL55290</u>, Dual, 700MHz, 1.1nV/√Hz



LOW POWER, LOW NOISE, DIFFERENTIAL DAC OUTPUT TRANSIMPEDANCE WITH A 5TH ORDER, 5MHz, BUTTERWORTH FILTER

FIGURE 1. TYPICAL APPLICATION



## **Pin Configurations**



## **Pin Descriptions**

| EL5236<br>(8 Ld SOIC<br>AND<br>8 Ld MSOP) | EL5237<br>(10 Ld MSOP) | PIN<br>NAME | DESCRIPTION                        |
|-------------------------------------------|------------------------|-------------|------------------------------------|
| 1                                         | 9                      | VOUTA       | Output of Op Amp A                 |
| 2                                         | 10                     | VINA-       | Inverting Input of Op Amp A        |
| 3                                         | 1                      | VINA+       | Non-Inverting Input of<br>Op Amp A |
| 4                                         | 3                      | VS-         | Negative Supply Voltage            |
| 5                                         | 5                      | VINB+       | Non-Inverting Input of<br>Op Amp B |
| 6                                         | 6                      | VINB-       | Inverting Input of Op Amp B        |
| 7                                         | 7                      | VOUTB       | Output of Op Amp B                 |
| 8                                         | 8                      | VS+         | Positive Supply Voltage            |
| -                                         | 2                      | ENA         | Low Enable Op Amp A                |
| -                                         | 4                      | ENB         | Low Enable Op Amp B                |



### **Ordering Information**

| PART NUMBER<br>(Notes 1, 2, 3) | PART<br>MARKING | TEMP RANGE<br>(°C) | PACKAGE<br>(Pb-free) | PKG.<br>DWG. # |
|--------------------------------|-----------------|--------------------|----------------------|----------------|
| EL5236IYZ                      | BBBSA           | -40 to +85         | 8 Ld MSOP (3.0mm)    | M8.118A        |
| EL5236ISZ                      | 5236ISZ         | -40 to +85         | 8 Ld SOIC (150 mil)  | M8.15E         |
| EL5237IYZ                      | BBBTA           | -40 to +85         | 10 Ld MSOP (3.0mm)   | M10.118A       |

NOTES:

**1**. Add "-T\*" suffix for tape and reel. Please refer to <u>TB347</u> for details on reel specifications.

2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pbfree products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

3. For Moisture Sensitivity Level (MSL), please see device information page for EL5236, EL5237. For more information on MSL please see techbrief TB363.

#### Absolute Maximum Ratings (T<sub>A</sub> = +25°C)

| Supply Voltage between V <sub>S</sub> + and V <sub>S</sub> | <b>1</b> 4V                               |
|------------------------------------------------------------|-------------------------------------------|
| Input Voltage                                              | V <sub>S</sub> 0.3V, V <sub>S</sub> +0.3V |
| Maximum Continuous Output Current                          | 40mA                                      |
| Maximum Die Temperature                                    | +150°C                                    |
| ESD Rating                                                 |                                           |
| Human Body Model                                           |                                           |
| Machine Model                                              | 300V                                      |
| Charged Device Model                                       | 2000V                                     |
| Latch Up (Class 2, Level A)                                | Passed at +85°C                           |

#### **Thermal Information**

| Thermal Resistance (Typical, Notes 4, 5) | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C/W) |
|------------------------------------------|------------------------|------------------------|
| 8 Ld MSOP Package.                       | 160                    | 60                     |
| 10 Ld MSOP Package                       | 160                    | 60                     |
| 8 Ld SOIC Package                        | 125                    | 90                     |
| Storage Temperature                      |                        | 5°C to +150°C          |
| Operating Temperature                    |                        | 40°C to +85°C          |
| Power Dissipation.                       |                        | See Curves             |
| Pb-Free Reflow Profile                   |                        | see link below         |
| http://www.intersil.com/pbfree/Pb-FreeRe | eflow.asp              |                        |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

#### NOTES:

- 4.  $\theta_{JA}$  is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
- 5. For  $\theta_{\text{JC}},$  the "case temp" location is taken at the package top center.

IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typ values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore:  $T_J = T_C = T_A$ 

# **Electrical Specifications** $V_S^+ = +6V$ , $V_{S^-} = -6V$ , $R_L = 500\Omega$ , $R_F = R_G = 620\Omega$ , $V_{CM} = 0V$ , and $T_A = +25$ °C, Unless Otherwise Specified.

| PARAMETER                              | SYMBOL            | CONDITIONS                                        | MIN<br>(Note 6) | ТҮР  | MAX<br>(Note 6) | UNIT                   |
|----------------------------------------|-------------------|---------------------------------------------------|-----------------|------|-----------------|------------------------|
| DYNAMIC PERFORMANCE                    |                   |                                                   |                 |      |                 |                        |
| Gain Bandwidth Product                 | GBWP              |                                                   |                 | 300  |                 | MHz                    |
| -3dB Bandwidth                         | BW1               | A <sub>V</sub> = -1                               |                 | 175  |                 | MHz                    |
| -3dB Bandwidth                         | BW2               | A <sub>V</sub> = +2                               |                 | 250  |                 | MHz                    |
| 2nd Harmonic Distortion                | HD2               | f = 1MHz, $V_0$ = 2 $V_{P-P}$ , $R_L$ = 500Ω      |                 | -110 |                 | dBc                    |
|                                        |                   | R <sub>L</sub> = 100Ω                             |                 | -105 |                 | dBc                    |
| 3rd Harmonic Distortion                | HD3               | f = 1MHz, $V_0$ = 2 $V_{P-P}$ , $R_L$ = 500Ω      |                 | -110 |                 | dBc                    |
|                                        |                   | R <sub>L</sub> = 100Ω                             |                 | -108 |                 | dBc                    |
| Slew Rate                              | SR                | $V_0 = \pm 2.5V$ square wave, measured 25% to 75% | 90              | 128  |                 | V/µs                   |
| Settling to 0.1% (A <sub>V</sub> = +2) | ts                | $A_{V} = +2, V_{O} = \pm 1V$                      |                 | 20   |                 | ns                     |
| Voltage Noise                          | e <sub>n</sub>    | f = 100kHz                                        |                 | 1.5  |                 | nV/√Hz                 |
| Current Noise                          | i <sub>n</sub>    | f = 100kHz                                        |                 | 1.8  |                 | pA/√Hz                 |
| INPUT CHARACTERISTICS                  |                   | 1                                                 |                 |      |                 |                        |
| Input Offset Voltage                   | V <sub>OS</sub>   | V <sub>CM</sub> = OV                              | -3              | 0.1  | 3               | mV                     |
| Average Offset Voltage Drift           | TCV <sub>OS</sub> |                                                   |                 | -0.3 |                 | μ <b>V</b> /° <b>C</b> |
| Input Bias Current                     | I <sub>B</sub>    | V <sub>CM</sub> = OV                              |                 | 6.5  | 9               | μΑ                     |
| Input Offset Current                   | I <sub>OS</sub>   |                                                   | -500            | 50   | 500             | nA                     |
| Input Impedance                        | R <sub>IN</sub>   |                                                   |                 | 12   |                 | MΩ                     |
| Input Capacitance                      | C <sub>IN</sub>   |                                                   |                 | 1.6  |                 | pF                     |
| Common-Mode Input Range                | CMIR              |                                                   | -4.5            |      | +5.5            | V                      |
| Common-Mode Rejection Ratio            | CMRR              | For V <sub>IN</sub> from -4.4V to 5.4V            | 90              | 110  |                 | dB                     |
| Open-Loop Gain                         | A <sub>VOL</sub>  | V <sub>0</sub> = ±2.5V                            | 75              | 80   |                 | dB                     |

**Electrical Specifications**  $V_S$ + = +6V,  $V_S$ - = -6V,  $R_L$  = 500 $\Omega$ ,  $R_F$  =  $R_G$  = 620 $\Omega$ ,  $V_{CM}$  = 0V, and  $T_A$  = +25°C, Unless Otherwise Specified. (Continued)

| PARAMETER                                       | SYMBOL             | CONDITIONS                              | MIN<br>(Note 6) | TYP                 | MAX<br>(Note 6) | UNIT |
|-------------------------------------------------|--------------------|-----------------------------------------|-----------------|---------------------|-----------------|------|
| OUTPUT CHARACTERISTICS                          |                    |                                         |                 |                     |                 |      |
| Output Swing High                               | V <sub>OH</sub>    | R <sub>L</sub> = 500Ω                   | 4.8             | 4.9                 |                 | V    |
|                                                 |                    | R <sub>L</sub> = 150Ω                   | 4.5             | 4.7                 |                 | ٧    |
| Output Swing Low                                | V <sub>OL</sub>    | R <sub>L</sub> = 500Ω                   |                 | -4.8                | -4.7            | V    |
|                                                 |                    | R <sub>L</sub> = 150Ω                   |                 | -4.6                | -4.5            | ٧    |
| Short Circuit Current                           | I <sub>SC</sub>    | $R_L = 10\Omega$ (Sourcing and Sinking) | 110             | 160                 |                 | mA   |
| POWER SUPPLY PERFORMANCE                        |                    |                                         | L               |                     | -ii             |      |
| Power Supply Rejection Ratio                    | PSRR               | $V_S$ is moved from ±5.4V to ±6.6V      | 75              | 85                  |                 | dB   |
| Supply Current Enable (Per Amplifier)           | IS ON              | No load                                 |                 | 5.8                 | 7               | mA   |
| Supply Current Disable (Per Amplifier) (EL5237) | I <sub>S OFF</sub> | +V <sub>S</sub>                         |                 | 2                   | 20              | μA   |
|                                                 |                    | -V <sub>S</sub>                         | -26             | -16                 |                 | μA   |
| Operating Range                                 | ٧ <sub>S</sub>     | Single Supply                           | 5               |                     | 12              | ٧    |
| ENABLE (EL5237)                                 |                    | •                                       | ł               |                     |                 |      |
| Enable Time                                     | t <sub>EN</sub>    |                                         |                 | 125                 |                 | ns   |
| Disable Time                                    | t <sub>DIS</sub>   |                                         |                 | 336                 |                 | ns   |
| EN Pin Input High Current                       | IIHEN              | $\overline{EN} = V_{S}$ +               |                 | 17                  | 20              | μA   |
| EN Pin Input Low Current                        | IILEN              | EN = V <sub>S</sub> -                   | -1              | 0.1                 |                 | μA   |
| EN Pin Input High Voltage for Power-down        | V <sub>IHEN</sub>  |                                         |                 | V <sub>S</sub> + -1 |                 | v    |
| EN Pin Input Low Voltage for Power-up           | V <sub>IHEN</sub>  |                                         |                 | V <sub>S</sub> - +3 |                 | ٧    |

### $\label{eq:expectations} \textbf{Electrical Specifications} \quad v_{S} \texttt{+} \texttt{=} \texttt{+}2.5 \texttt{V}, \ v_{S} \texttt{-} \texttt{=} \texttt{-}2.5 \texttt{V}, \ \mathsf{R}_{L} \texttt{=} \texttt{500} \Omega, \ \mathsf{R}_{F} \texttt{=} \ \mathsf{R}_{G} \texttt{=} \texttt{620} \Omega, \ \mathsf{v}_{CM} \texttt{=} \texttt{0V}, \ \mathsf{and} \ \mathsf{T}_{A} \texttt{=} \texttt{+}25 \ \texttt{^{\circ}C}, \ \mathsf{Unless Otherwise} \texttt{OV}_{S} \texttt{=} \texttt{OV}_{S} \texttt{=}$

Specified.

| PARAMETER                              | SYMBOL            | CONDITIONS                                                           | MIN<br>(Note 6) | ТҮР  | MAX<br>(Note 6) | UNIT   |
|----------------------------------------|-------------------|----------------------------------------------------------------------|-----------------|------|-----------------|--------|
| DYNAMIC PERFORMANCE                    |                   |                                                                      |                 | L    |                 |        |
| Gain Bandwidth Product                 | GBWP              |                                                                      |                 | 300  |                 | MHz    |
| Slew Rate                              | SR                | $V_0 = \pm 1.25V$ square wave, measured 25% to 75%                   | 80              | 110  |                 | V/µs   |
| Settling to 0.1% (A <sub>V</sub> = +2) | ts                | $A_V = +2, V_O = \pm 1V$                                             |                 | 25   |                 | ns     |
| -3dB Bandwidth                         | BW1               | A <sub>V</sub> = -1.                                                 |                 | 175  |                 | MHz    |
| -3dB Bandwidth                         | BW2               | A <sub>V</sub> = +2                                                  |                 | 250  |                 | MHz    |
| 2nd Harmonic Distortion                | HD2               | f = 1MHz, V <sub>O</sub> = 2V <sub>P-P</sub> , R <sub>L</sub> = 500Ω |                 | -94  |                 | dBc    |
| 3rd Harmonic Distortion                | HD3               | f = 1MHz, V <sub>O</sub> = 2V <sub>P-P</sub> , R <sub>L</sub> = 500Ω |                 | -100 |                 | dBc    |
| Voltage Noise                          | e <sub>n</sub>    | f = 100kHz                                                           |                 | 1.5  |                 | nV/√Hz |
| Current Noise                          | i <sub>n</sub>    | f = 100kHz                                                           |                 | 1.7  |                 | pA/√Hz |
| INPUT CHARACTERISTICS                  |                   |                                                                      | <b>I</b>        |      |                 |        |
| Input Offset Voltage                   | V <sub>OS</sub>   | V <sub>CM</sub> = OV                                                 | -3              | -0.2 | +3              | mV     |
| Average Offset Voltage Drift           | TCV <sub>OS</sub> |                                                                      |                 | -0.3 |                 | µV∕°C  |
| Input Bias Current                     | ۱ <sub>B</sub>    | V <sub>CM</sub> = OV                                                 |                 | 6.5  | 9               | μA     |
| Input Offset Current                   | I <sub>OS</sub>   |                                                                      | -500            | 50   | 500             | nA     |



**Electrical Specifications**  $V_S$ + = +2.5V,  $V_{S^-}$  = -2.5V,  $R_L$  = 500 $\Omega$ ,  $R_F$  =  $R_G$  = 620 $\Omega$ ,  $V_{CM}$  = 0V, and  $T_A$  = +25°C, Unless Otherwise Specified. (Continued)

| PARAMETER                                | SYMBOL            | CONDITIONS                              | MIN<br>(Note 6) | TYP                 | MAX<br>(Note 6) | UNIT |
|------------------------------------------|-------------------|-----------------------------------------|-----------------|---------------------|-----------------|------|
| Input Impedance                          | R <sub>IN</sub>   |                                         |                 | 2                   |                 | MΩ   |
| Input Capacitance                        | C <sub>IN</sub>   |                                         |                 | 1.6                 |                 | pF   |
| Common-Mode Input Range                  | CMIR              |                                         | -1.3            |                     | +1.7            | ٧    |
| Common-Mode Rejection Ratio              | CMRR              | For V <sub>IN</sub> from -1.3V to +1.7V | 85              | 105                 |                 | dB   |
| Open-Loop Gain                           | A <sub>VOL</sub>  | V <sub>0</sub> = ±1.25V                 | 70              | 75                  |                 | dB   |
| OUTPUT CHARACTERISTICS                   |                   |                                         |                 |                     |                 |      |
| Output Swing High                        | V <sub>OH</sub>   | $R_L = 500\Omega$                       | 1.5             | 1.6                 |                 | V    |
|                                          |                   | R <sub>L</sub> = 150Ω                   | 1.4             | 1.5                 |                 | ۷    |
| Output Swing Low                         | V <sub>OL</sub>   | R <sub>L</sub> = 500Ω                   |                 | -1.45               | -1.35           | V    |
|                                          |                   | $R_L = 150\Omega$                       |                 | -1.37               | -1.25           | V    |
| Short Circuit Current                    | I <sub>SC</sub>   | $R_L = 10\Omega$ (Sourcing and Sinking) | 60              | 75                  |                 | mA   |
| POWER SUPPLY PERFORMANCE                 |                   |                                         |                 |                     |                 |      |
| Power Supply Rejection Ratio             | PSRR              | $V_S$ is moved from ±2.25V to ±2.75V    | 75              | 80                  |                 | dB   |
| Supply Current Enable (Per Amplifier)    | IS ON             | No load                                 |                 | 5.7                 | 7               | mA   |
| Supply Current Disable (Per Amplifier)   | IS OFF            | +V <sub>S</sub>                         |                 | 2                   | 20              | μA   |
| (EL5237)                                 |                   | -V <sub>S</sub>                         | -21             | -16                 |                 | μA   |
| Operating Range                          | ٧ <sub>S</sub>    | Single Supply                           | 5               |                     | 12              | V    |
| ENABLE (EL5237)                          |                   |                                         |                 |                     |                 |      |
| Enable Time                              | t <sub>EN</sub>   |                                         |                 | 125                 |                 | ns   |
| Disable Time                             | t <sub>DIS</sub>  |                                         |                 | 336                 |                 | ns   |
| EN Pin Input High Current                | I <sub>IHEN</sub> | $\overline{EN} = V_{S}$ +               |                 | 16                  | 20              | μA   |
| EN Pin Input Low Current                 | IILEN             | ĒN = V <sub>S</sub> -                   | -1              | 0.1                 |                 | μA   |
| EN Pin Input High Voltage for Power-down | VIHEN             |                                         |                 | V <sub>S</sub> + -1 |                 | v    |
| EN Pin Input Low Voltage for Power-up    | VIHEN             |                                         |                 | V <sub>S</sub> - +3 |                 | v    |

NOTE:

6. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested.

## **Typical Performance Curves** $v_{S} = \pm 6V$ , $T_{A} \approx +25^{\circ}$ C, $A_{V} = +2V/V$ , $R_{F} = 402\Omega$ , $R_{LOAD} = 500\Omega$ , unless otherwise

specified.

















## **Typical Performance Curves** $V_{S} = \pm 6V$ , $T_{A} \approx +25 \degree C$ , $A_{V} = +2V/V$ , $R_{F} = 402\Omega$ , $R_{LOAD} = 500\Omega$ , unless otherwise

specified. (Continued)





## **Typical Performance Curves** $v_{s} = \pm 6V$ , $T_{A} \approx +25^{\circ}$ C, $A_{V} = +2V/V$ , $R_{F} = 402\Omega$ , $R_{LOAD} = 500\Omega$ , unless otherwise

specified. (Continued)







FIGURE 15. INVERTING LARGE AND SMALL SIGNAL STEP RESPONSE



FIGURE 16. NON-INVERTING OVERDRIVE RECOVERY



FIGURE 17. INVERTING OVERDRIVE RECOVERY



CHANNEL-TO-CHANNEL ISOLATION (dB) -20 = 2000-40 100Ω >B -60 B RL = **50Ω** -80 -100 -120 5000 -140 POWER OFF =>B RL = 500Ω -160 1E+05 11111 11111 1E+06 1E+08 1E+09 1E+07 FREQUENCY (Hz)





## **Typical Performance Curves** $v_{S} = \pm 6V$ , $T_{A} \approx +25^{\circ}$ C, $A_{V} = +2V/V$ , $R_{F} = 402\Omega$ , $R_{LOAD} = 500\Omega$ , unless otherwise

specified. (Continued)















## **Typical Performance Curves** $v_{s} = \pm 6V$ , $T_{A} \approx +25^{\circ}$ C, $A_{V} = +2V/V$ , $R_{F} = 402\Omega$ , $R_{LOAD} = 500\Omega$ , unless otherwise

specified. (Continued)









FIGURE 28. NON-INVERTING HD2 AND HD3 vs SUPPLY VOLTAGE



FIGURE 29. INVERTING HD2 AND HD3 vs SUPPLY VOLTAGE







## **Typical Performance Curves** $v_{S} = \pm 2.5V$ , $T_{A} \approx +25$ °C, $A_{V} = +2V/V$ , $R_{F} = 402\Omega$ , $R_{LOAD} = 500\Omega$ , unless otherwise

specified.













FIGURE 35. INVERTING LARGE SIGNAL RESPONSE



FIGURE 36. INPUT SPOT NOISE VOLTAGE AND CURRENT



### **Applications Information**

#### **Non-inverting Operation**

The dual wideband EL5236 (and EL5237 with disable) provides a very power efficient low gain optimized amplifier solution using a slightly decompensated VFA design. This gives a lower input referred voltage noise and higher slew rate at the very low 5.6mA/ch nominal supply current. Unity gain operation is possible with external compensation but most high speed designs are at a gain > 1.

Figure 37 shows the gain of +2V/V configuration used for most of the characterization curves. As most lab equipment is expecting a 50 $\Omega$  termination at the source, the non-inverting input and output show a 50 $\Omega$  termination. The 402 $\Omega$  feedback and gain resistors give a good compromise between several parasitic factors. These include the added noise of those resistors, loading effects, and to minimize the loss of phase margin back to the inverting node. A wide range of values can be used, where lower values will reduce noise with more output loading and higher values will start to dominate the output noise and introduce more phase margin loss into the loop. The EL5236 macromodel is a very good tool to predict the impact of these different values.



FIGURE 37. G = +2V/V CHARACTERIZATION CIRCUIT

Tests over gain (Figures 2, 8) held the Feedback R =  $402\Omega$  and varied the Rg element to achieve different gain settings.

#### **Inverting Operation**

Figure 38 shows the inverting gain configuration used for the inverting mode characterization curves. In this case, the feedback resistor is held at  $402\Omega$  while both the Rg and Rt elements are adjusted. Rg is adjusted to get different gains while Rt is adjusted to retain the input impedance at  $50\Omega$ . This does give a different loop gain (and hence bandwidth vs. gain) profile over gain as reflected in Figure 39. In a system application, Rm can be used to match the source impedance to get bias current cancellation. For the lowest noise, include a de-coupling capacitor across that resistor ( $0.1\mu$ F in Figure 38).



FIGURE 38. G = -1V/V CHARACTERIZATION CIRCUIT

#### **Getting the Lowest Noise**

A very low noise op amp like the EL5236 will only deliver a low output noise if the resistor values used to implement the design add a noise contribution that is also low. Figure 39 shows the full noise model for a non-inverting configuration.



FIGURE 39. OP AMP NON-INVERTING NOISE ANALYSIS CIRCUIT

Each of these voltage and current noise terms will contribute to an output noise power. Getting the gains for each, then squaring, summing, and then taking the square root will give the combined output spot noise using the model of Figure 39 as shown in Equation 1:

$$e_o = \sqrt{\left(e_n^2 + (i_n R_s)^2 + 4kTR_s\right) * (NG)^2 + (i_i R_f)^2 + 4kTR_f(NG)}$$
(EQ. 1)

The source resistor shows up combining with the op amps non-inverting input voltage noise to give a total non-inverting input noise that then gets the full noise gain to the output. As a point of reference, solve for where those noise terms equal the contribution from just the op amp voltage noise. This is given in Equation 2 and evaluating this for the 1.5nV and 1.8pA input noise terms gives Rs =  $136\Omega$ .

$$R_s = \frac{2kT}{i_n^2} \left( \sqrt{1 + \left(\frac{e_n i_n}{2kT}\right)^2} - 1 \right)$$
(EQ. 2)

Similarly, compare the output noise due to just the non-inverting input noise voltage to the terms on the inverting node in Equation 1. Solving for equality there (to get a maximum Rf value to limit the inverting side noise contributions at the output), gives Equation 3. Evaluating this for 1.5nV and 1.8pA input noise terms at a NG = 2 gives an Rf =  $272\Omega$ .

$$R_f = \frac{2kT}{i_n^2} NG\left(\sqrt{1 + \left(\frac{e_n i_n}{2kT}\right)^2} - 1\right)$$
 (EQ. 3)

This simplified analysis indicates the 402 $\Omega$  used for the non-inverting characterization is already starting to dominate the output noise at a gain of 2. Going up in gain, with a fixed Rf = 402 $\Omega$ , will quickly make those input side terms dominant.



This approximate analysis is intended to show the importance of working with relatively low resistor values if the low noise of the EL5236 is to be retained. It also shows why, with an inverting configuration, it is important to either keep a low impedance on the non-inverting input and/or add a noise shunting capacitor across it.

#### **DC Precision**

The EL5236 offers extremely low input offset voltage and input offset current. To take full advantage of the very low offset current ( $<\pm500$ nA), the source resistance looking out of the two inputs must be matched. Figure 40 shows the output DC offset analysis circuit.



FIGURE 40. OUTPUT DC OFFSET ANALYSIS CIRCUIT

If Rs = Rf||Rg is imposed on the design, the total output offset will be given by Equation 4:

$$V_{os} = \pm V_{io} * NG \pm I_{os} * R_f \tag{EQ. 4}$$

Putting in the specified worst case limits of  $\pm 3mV$  for the offset voltage and  $\pm 500nA$  for the offset current into a NG = 2 and Rf = 402 $\Omega$  condition would give an output DC error envelope of  $\pm 6.2mV$ . This is assuming the Rs is set to 201 $\Omega$ . To change Figure 37 to a 201 $\Omega$  Rs, add a 175 $\Omega$  in series with the V+ node from the 50 $\Omega$  termination. This will reduce the output offset induced from the Ib terms to the  $\pm 0.2mV$  part of the  $\pm 6.0mV$  computed above – at the cost of a bit higher input noise.

A second issue would be the tempco of the output offset voltage. To the extent that the output is dominated by the offset voltage term, its drift will dominate. The specified typical input Vos drift is -300 nV/°C. Continuing this example, that would give a typical output drift of  $-0.6\mu$ V/°C. Over a +50°C ambient range, this would map to only a  $30\mu$ V shift in the output offset voltage.

#### **Active Filter Designs**

Being a low gain stable wideband VFA op amp, the EL5236 is particularly suited to differential I/O active filters, as shown in Figure 1. That relatively complex example gives a 5<sup>th</sup> order Butterworth filter as part of an output stage interface to a complementary DAC output current. These DAC output stages generate both a common mode voltage and a differential signal at the termination resistors to ground. The design of Figure 1 gets the real pole as part of that termination then implements the two complex pole pairs as an SKF stage followed by an MFB stage. This gives much better stop band rejection using the 2<sup>nd</sup> MFB stage and allows an easy place to introduce a common mode level shift to remove the DAC output common mode. This was used to return the final output to be a ground centered differential signal. The MFB design of the output stage uses a feedback capacitor inside the filter that normally expects a unity gain stable op amp for implementation. Adding the two capacitors to ground on the inverting inputs of this stage shapes the noise gain up at higher frequencies holding this stage stable.

Simpler designs are possible as shown in Figure 41. This is a single stage gain of 2 Butterworth filter with a 20MHz cutoff. Even with the 300MHz gain bandwidth product of the EL5236, this is a fairly high frequency filter to attempt with this relatively limited amplifier bandwidth margin. In this case, the Rf = Rg =  $649\Omega$  is also being set to get bias current cancellation for improved output DC precision along with the necessary gain of 2 setting for the design.



FIGURE 41. GAIN = +2V/V, 20MHZ 2nd ORDER BUTTERWORTH LOW PASS ACTIVE FILTER

This design was produced using the Intersil online active filter designer which includes an amplifier bandwidth adjustment in the R1 and R2 values. It is a general active filter tool tailored to the available precision and high speed op amps from Intersil. It is available at the following link:

#### http://web.transim.com/iSimFilter/Pages/DesignReq.aspx

As shown in the simulated vs. ideal curves of Figure 42, the design is doing a very good job of matching the ideal response through 80MHz. All SKF filters deviate from the ideal roll-off at higher frequencies due to the increase in output impedance as the amplifier bandwidth is approached.



FIGURE 42. SIMULATED vs IDEAL FILTER RESPONSE COMPARISON



#### Shutdown Operation (EL5237 only)

EL5237 has the feature to enable or disable each amplifier to save power when not in use. Pulling low will enable the amplifier and pulling high will disable the amplifier. Refer to the "Electrical Specifications" tables for appropriate values to use.

#### **Power Supply De-coupling and Layout**

Short feedback loop is essential in the layout of the op amp board as well as minimizing the capacitance around the inverting/non-inverting input pins and output pins. A  $0.1\mu$ F ceramic capacitor placed close to the supply pins allows for proper supply de-coupling.



### **Revision History**

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest revision.

| DATE           | REVISION | CHANGE          |
|----------------|----------|-----------------|
| March 31, 2011 | FN7833.0 | Initial release |
| 0              |          | 1               |

### **Products**

Intersil Corporation is a leader in the design and manufacture of high-performance analog semiconductors. The Company's products address some of the industry's fastest growing markets, such as, flat panel displays, cell phones, handheld products, and notebooks. Intersil's product families address power management and analog signal processing functions. Go to <u>www.intersil.com/products</u> for a complete list of Intersil product families.

\*For a complete listing of Applications, Related Documentation and Related Parts, please see the respective device information page on intersil.com: <u>EL5236</u>, <u>EL5237</u>

To report errors or suggestions for this datasheet, please go to: www.intersil.com/askourstaff

FITs are available from our website at: http://rel.intersil.com/reports/sear

© Copyright Intersil Americas LLC 2011. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners.

For additional products, see www.intersil.com/en/products.html

Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <a href="http://www.intersil.com/en/support/qualandreliability.html">www.intersil.com/en/support/qualandreliability.html</a>

Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

FN7833 Rev 0.00 March 31, 2011



### Package Outline Drawing

#### M8.118A

8 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE (MSOP) Rev 0, 9/09









SIDE VIEW 1





#### NOTES:

- 1. Dimensions are in millimeters.
- 2. Dimensioning and tolerancing conform to JEDEC MO-187-AA and AMSE Y14.5m-1994.
- 3. Plastic or metal protrusions of 0.15mm max per side are not included.
- 4. Plastic interlead protrusions of 0.25mm max per side are not included.
- 5. Dimensions "D" and "E1" are measured at Datum Plane "H".
- 6. This replaces existing drawing # MDP0043 MSOP 8L.



### Package Outline Drawing

M10.118A (JEDEC MO-187-BA)

10 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE (MSOP) Rev 0, 9/09



- 5. Dimensions "D" and "E1" are measured at Datum Plane "H".
- 6. This replaces existing drawing # MDP0043 MSOP10L.



1.40

TYPICAL RECOMMENDED LAND PATTERN

### Package Outline Drawing

#### M8.15E

8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE Rev 0, 08/09





0.10C