## 3.3-V PHASE-LOCK LOOP CLOCK DRIVER **PW PACKAGE** (TOP VIEW) SCAS624C - APRIL 1999 - REVISED DECEMBER 2004 - Designed to Meet PC133 SDRAM Registered DIMM Specification Rev. 0.9 - **Spread Spectrum Clock Compatible** - Operating Frequency 25 MHz to 140 MHz - Static Phase Error Distribution at 66 MHz to 133 MHz is ±125 ps - Jitter (cyc-cyc) at 66 MHz to 133 MHz Is |70| ps - **Available in Plastic 24-Pin TSSOP** #### description to precisely align, in 13th frequency and phase, the feedback (FBOUT) output to the clock (CLK) input signal. It is specifically, esigned for use with synchronous DRAMs. The CDCF2509 operates at 3.3 V V<sub>CC</sub>. It also provides integrated scries-damping resistors that make it ideal for driving point-to-point loads. One bank whive curp is and one bank of four outputs provide nine low-skew, low-jitter copies of CLK. Output signal duty cycle, a e adjusted to 50%, independent of the duty cycle at CLK. Each bank of outputs is enabled or disabled separately via the control (1G and 2G) inputs. When the G inputs are high, the outputs switch in phase and frequency with CLK; when the G inputs are low, the outputs are disabled to the logic-low state. Unlike many products containing PLLs, the CDCF2509 does not require external RC networks. The loop filter for the PLL is included on-chip, minimizing component count, board space, and cost. Because it is based on PLL circuitry, the CDCF2509 requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization time is required following power up and application of a fixed-frequency, fixed-phase signal at CLK, and following any changes to the PLL reference or feedback signals. The PLL can be bypassed for test purposes by strapping AV<sub>CC</sub> to ground. The CDCF2509 is characterized for operation from 0°C to 85°C. For application information refer to application reports High Speed Distribution Design Techniques for CDC509/516/2509/2510/2516 (literature number SLMA003) and Using CDC2509A/2510A PLL with Spread Spectrum Clocking (SSC) (literature number SCAA039). Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. ## **FUNCTION TABLE OUTPUTS INPUTS** NO JEE CONTRIBETOR AS A REPLACE INTERVIOR OF THE PLACE 1Y 1**G** 2G CLK **FBOUT** (0:4)(0:3)functional block diagram CLK \_\_\_\_\_\_ PLL 16 2Y3 FBIN 13 12 FBOUT AVCC -**AVAILABLE OPTIONS PACKAGE** $T_A$ SMALL OUTLINE (PW) 0°C to 85°C CDCF2509PWR SCAS624C - APRIL 1999 - REVISED DECEMBER 2004 ### **Terminal Functions** | TE | RMINAL | T\/DE | DECORPTION | |----------|----------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | TYPE | DESCRIPTION | | CLK | 24 | _ | Clock input. CLK provides the clock signal to be distributed by the CDCF2509 clock driver. CLK is used to provide the reference signal to the integrated PLL that generates the clock output signals. CLK must have a fixed frequency and fixed phase for the PLL to obtain phase lock. On the circuit is powered up and a valid CLK signal is applied, a stabilization time is requires to the PLL to phase lock the feedback signal to its reference signal. | | FBIN | 13 | I | Feedback input. FBIN provides the feedback signal to the internal PLL field, must be hard-wired to FBOUT to complete the PLL. The integrated PLL synchronizes CLX and FBIN so that there is nominally zero phase error between CLK and FBIN. | | 1G | 11 | I | Output bank enable. 1G is the output enable for outputs $\frac{1}{2}$ (0:4) When 1G is low, outputs $\frac{1}{2}$ (0:4) are disabled to a logic-low state. When 1G is high, all outputs $\frac{1}{2}$ (0:4) are enabled and switched at the same frequency as CLK. | | 2G | 14 | I | Output bank enable. 2G is the output enable to outputs 2 (0:3). When 2G is low, outputs 2Y(0:3) are disabled to a logic low state. When 2G is high, all curbus 2Y(0:3) are enabled and switch at the same frequency as CLK. | | FBOUT | 12 | 0 | Feedback output. FBOUT is dedicated for external leedback. It switches at the same frequency as CLK. When externally wired to FBI $1/F$ DOUT completes the feedback loop of the PLL. FBOUT has an integrated 25- $\Omega$ series-damping vesistic. | | 1Y (0:4) | 3, 4, 5, 8, 9 | 0 | Clock outputs. These cutputs provide low-skew copies of CLK. Output bank 1Y(0:4) is enabled via the 1G input. These outputs can be disabled to a logic-low state by deasserting the 1G control input. Each output has an introduct d $25-\Omega$ series-damping resistor. | | 2Y (0:3) | 21, 20, 17, 16 | 0 | Clock outputs: It gives outputs provide low-skew copies of CLK. Output bank 2Y(0:3) is enabled via the 2G input. These outputs are be disabled to a logic-low state by deasserting the 2G control input. Each output $K > 0$ integrate 1 25- $\Omega$ series-damping resistor. | | AVCC | 23 | Power | Analysis by English AVCC provides the power reference for the analog circuitry. In addition, AVCC can be sed to typically the PLL for test purposes. When AVCC is strapped to ground, PLL is bypassed and is by fered directly to the device outputs. | | AGND | 1 | Ground | anal g ground. AGND provides the ground reference for the analog circuitry. | | Vcc | 2, 10, 15, 22 | PIME | Fow rsupply | | GND | 6, 7, 18, 19 | Ground | <b>C</b> ound | SCAS624C - APRIL 1999 - REVISED DECEMBER 2004 ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, AV <sub>CC</sub> (see Note 1) | | |----------------------------------------------------------------|----------------------------------| | Supply voltage range, V <sub>CC</sub> | | | Input voltage range, V <sub>I</sub> (see Note 2) | –0.5 V to 6.5 V | | Voltage range applied to any output in the high or low state, | C | | $V_{O}$ (see Notes 2 and 3) | 6 5 V to V <sub>CC</sub> + 0.5 V | | Input clamp current, lik $(V_1 < 0)$ | –50 MA | | Output clamp current, $I_{OK}$ ( $V_O < 0$ or $V_O > V_{CC}$ ) | | | Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ ) | ±50 mA | | Continuous current through each V <sub>CC</sub> or GND | ±100 mA | | Continuous current through each $V_{CC}$ or GND | 0.7 W | | Storage temperature range, T <sub>stq</sub> | 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent dam to to the decide. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicate to der "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. AVCC must not exceed VCC. - put clamp-current ratings are observed. 2. The input and output negative-voltage ratings may be exceeded i - 3. This value is limited to 4.6 V maximum. - 4. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils. For more information, refer to the *Package Thermal Considerations* application note in the *ABT Advanced BiCMOS Technology Data* Book, literature number SCBD002. ## recommended operating conditions (see | | MIN | MAX | UNIT | |----------------------------------------------------|-----|-----|------| | Supply voltage, V <sub>CC</sub> , AV <sub>CC</sub> | 3 | 3.6 | V | | High-level input voltage, VIH | 2 | | V | | Low-level input voltage, V <sub>IL</sub> | | 8.0 | V | | Input voltage, V <sub>I</sub> | 0 | VCC | V | | High-level output current, IOH | | -12 | mA | | Low-level output current, IOL | | 12 | mA | | Operating free-air temperature TA | 0 | 85 | °C | or low to prevent them from floating. #### recommended ranges of supply voltage and operating free-air timing requirements ov temperature | | | MIN | MAX | UNIT | |------------------|---------------------------------|-----|-----|------| | f <sub>clk</sub> | Clock frequency | 25 | 140 | MHz | | | Input clock duty cycle | 40% | 60% | | | | Stabilization time <sup>‡</sup> | | 1 | ms | <sup>‡</sup>Time required for the integrated PLL circuit to obtain phase lock of its feedback signal to its reference signal. For phase lock to be obtained, a fixed-frequency, fixed-phase reference signal must be present at CLK. Until phase lock is obtained, the specifications for propagation delay, skew, and jitter parameters given in the switching characteristics table are not applicable. This parameter does not apply for input modulation under SSC application. SCAS624C - APRIL 1999 - REVISED DECEMBER 2004 #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> , AV <sub>CC</sub> | MIN | TYP† | MAX | UNIT | |------|---------------------------|------------------------------------------------------------------|------------------------------------|----------------------|------|------|------| | VIK | Input clamp voltage | I <sub>I</sub> = -18 mA | 3 V | | | -1.2 | V | | | | I <sub>OH</sub> = -100 μA | MIN to MAX | V <sub>CC</sub> -0.2 | • | | | | ∨он | High-level output voltage | $I_{OH} = -12 \text{ mA}$ | 3 V | 2.1 | 9 | | V | | -011 | | $I_{OH} = -6 \text{ mA}$ | 3 V | 2.4 | ~ | | | | | | I <sub>OL</sub> = 100 μA | MIN to MAX | 10. | 7, | 0.2 | | | VOL | Low-level output voltage | I <sub>OL</sub> = 12 mA | 3 V | 0 4 | | 0.8 | V | | | | I <sub>OL</sub> = 6 mA | 34 | | | 0.55 | | | | | V <sub>O</sub> = 1 V | 3.135 | -32 | | | | | lOH | High-level output current | V <sub>O</sub> = 1.65 V | 3.3 V | | -36 | | | | | | V <sub>O</sub> = 3.135 V | 3.465 ₩ | | | -12 | | | | | V <sub>O</sub> = 1.95 V | 2435 | 34 | | | | | lOL | Low-level output current | V <sub>O</sub> = 1.65 V | 3.3 V | | 40 | | | | | | V <sub>O</sub> = 0.4 V | 3.465 V | | | 14 | | | Ц | Input current | V <sub>I</sub> = V <sub>CC</sub> or GND | 3.6 V | | | ±5 | μΑ | | lcc‡ | Supply current | V <sub>I</sub> = V <sub>CC</sub> or GND,<br>Outputs: low or high | 3.6 V | | | 10 | μΑ | | ΔICC | Change in supply current | One input at V > 0 - 0.6 V, Other inputs (1.2.5°C or CND) | 3.3 V to 3.6 V | | _ | 500 | μΑ | | Ci | Input capacitance | VI = VQC (ND | 3.3 V | | 4 | | pF | | Co | Output capacitance | VO TO ONL | 3.3 V | | 6 | | pF | <sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. ‡ For I<sub>CC</sub> of AV<sub>CC</sub>, and I<sub>CC</sub> vs Frequence (see Fig. 42 and 9). # switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $C_L=25\,\mathrm{pt}$ (see Note 6 and Figures 1 and 2)§ | | PARAMETER | FROM | TO | | $V_{CC}$ , $AV_{CC}$ = 3 $\pm$ 0.3 $V$ | | UNIT | |--------------------|----------------------------------------------------------|-----------------------------------------------------|----------------|------|----------------------------------------|-----|------| | | 10 cV | (INPUT) | (OUTPUT) | MIN | TYP | MAX | | | | Phase error time — static (normalized) (See Figures 3–6, | CLKIN↑ = 66 MHz to133 MHz | FBIN↑ | -125 | | 125 | ps | | t <sub>sk(o)</sub> | Output skew time¶ | Any Y or FBOUT | Any Y or FBOUT | | | 200 | ps | | | Phase error time – jitter (see Note 7) | Ollica CO MILITA 400 MILITA | Any Y or FBOUT | -50 | | 50 | | | | (O. a. Fissure 7) | Clkin = 66 MHz to 100 MHz | Any Y or FBOUT | | 70 | | ps | | | Jitter <sub>(cycle-cycle)</sub> (See Figure 7) | Clkin = 100 MHz to 133 MHz | Any Y or FBOUT | | 65 | | | | | Duty cycle | F(clkin > 60 MHz) | Any Y or FBOUT | 45% | | 55% | | | t <sub>r</sub> | Rise time (See Notes 8 and 9) | V <sub>O</sub> = 1.2 V to 1.8 V,<br>IBIS simulation | Any Y or FBOUT | 2.5 | | 1 | V/ns | | tf | Fall time (See Notes 8 and 9) | V <sub>O</sub> = 1.2 V to 1.8 V,<br>IBIS simulation | Any Y or FBOUT | 2.5 | | 1 | V/ns | <sup>§</sup> These parameters are not production tested. - 8. This is equivalent to 0.8 ns/2.5 ns and 0.8 ns/2.7 ns into standard 500 Ω/ 30 pf load for output swing of 0.4 V to 2 V. - 9. 64 MB DIMM configuration according to PC SDRAM Registered DIMM Design Support Document, Figure 20 and Table 13. Intel is a trademark of Intel Corporation. PC SDRAM Register DIMM Design Support Document is published by Intel Corporation. $<sup>\</sup>P$ The $t_{Sk(O)}$ specification is only valid for equal loading of all outputs. NOTES: `6. The specifications for parameters in this table are applicable only after any appropriate stabilization time has elapsed. <sup>7.</sup> Calculated per PC DRAM SPEC ( $t_{phase\ error}$ , static – jitter(cycle-to-cycle)). #### PARAMETER MEASUREMENT INFORMATION NOTES: A. $C_L$ includes probe and jig capacitance. - B. All input pulses are supplied by generators having the following characters 3 MHz, $Z_O = 50 \Omega$ , $t_r \le 1.2$ ns, $t_f \le 1.2$ ns. - C. The outputs are measured one at a time with one transition per n Figure 2. Phase Error and Skew Calculations #### **TYPICAL CHARACTERISTICS** #### PHASE ADJUSTMENT SLOPE AND PHASE ERROR ## LOAD CAPACITANCE ## NOTES: A. Trace feedback length FBOUT to BN = 5 km $Z_O = 50 \Omega$ , phase error measured from CLK to $Y_D$ B. C(I F) = Lumped feedback capa trance at I PIN ## CLOCK PREQUENCY NOTE A: Trace feedback length FBOUT to FBIN = 5 mm, $Z_0$ = 50 $\Omega$ ### PHASE ERROR vs #### TYPICAL CHARACTERISTICS NOTES: A. Trace feedback length FBOUT to FBIN = 5 vn, Z - B. Phase error measured from CLK to FB - C. C<sub>(LY)</sub> = Lumped capacitive load at - D. C(LF) = Lumped feedback capacitance at F3 ## ANALOG SUPPLY CUR (EN NOTES: A. C<sub>(LY)</sub> = Lumped capacitive load at Y B. $C_{(LF)}^{(-1)}$ = Lumped feedback capacitance at FBIN ## PACKAGE OPTION ADDENDUM 4-Nov-2016 #### **PACKAGING INFORMATION** www.ti.com | Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | CDCF2509PWG4 | NRND | TSSOP | PW | 24 | | TBD | Call TI | Call TI | 0 to 70 | | | | CDCF2509PWR | NRND | TSSOP | PW | 24 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | CDCF2509 | | | CDCF2509PWRG4 | NRND | TSSOP | PW | 24 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | CDCF2509 | | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and ## **PACKAGE OPTION ADDENDUM** 4-Nov-2016 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## PACKAGE MATERIALS INFORMATION www.ti.com 14-Jul-2012 ### TAPE AND REEL INFORMATION #### **REEL DIMENSIONS** ### TAPE DIMENSIONS | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## TAPE AND REEL INFORMATION #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CDCF2509PWR | TSSOP | PW | 24 | 2000 | 330.0 | 16.4 | 6.95 | 8.3 | 1.6 | 8.0 | 16.0 | Q1 | ## **PACKAGE MATERIALS INFORMATION** www.ti.com 14-Jul-2012 #### \*All dimensions are nominal | Device | evice Package Type | | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |-------------|--------------------|----|------|------|-------------|------------|-------------|--| | CDCF2509PWR | TSSOP | PW | 24 | 2000 | 367.0 | 367.0 | 38.0 | | PW (R-PDSO-G24) ### PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 ## PW (R-PDSO-G24) ## PLASTIC SMALL OUTLINE NOTES: - All linear dimensions are in millimeters. - B. This drawing is subject to change without notice.C. Publication IPC-7351 is recommended for alternate design. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. #### Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity www.ti.com/wirelessconnectivity