## FEATURES

Complete RF detector function
Typical dynamic range: $\mathbf{4 5} \mathrm{dB}$
Frequency range from $\mathbf{3 0 ~ M H z}$ to 4.5 GHz
Excellent temperature stability
Stable linear in decibel response
Power on/off response time: $65 \mathrm{~ns} / 145 \mathrm{~ns}$ (rise/fall) -5 dBm input power applied
Operates from $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Low power: 3.8 mA at 3.0 V
Power supply voltage range from 2.5 V to 5.5 V
Disable current <1 $\mu \mathrm{A}$

## APPLICATIONS

## RSSI and TSSI for wireless terminal devices RF transmitter or receiver power measurement

## GENERAL DESCRIPTION

The ADL5506 is a complete, low cost subsystem for the measurement of RF signals in the 30 MHz to 4.5 GHz frequency range, with a typical dynamic range of 45 dB , intended for use in a wide variety of wireless terminal devices. It provides a wider dynamic range and better accuracy than is possible using discrete diode detectors. In particular, its temperature stability is excellent over $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

Its high sensitivity allows measurement of low power levels, thus reducing the amount of power that needs to be coupled to the detector. It is essentially a voltage responding device, with a typical dynamic range of 45 dB .

For convenience, the signal is internally ac-coupled, using a 5 pF capacitor and a broadband $50 \Omega$ match, with an external shunt resistor of $52 \Omega$. This high-pass coupling, with a corner at approximately 19 MHz , determines the lowest operating frequency. Therefore, the source can be dc grounded.
The ADL5506 output increases from approximately 0.14 V to a little over 1 V as the input signal level increases from 1.25 mV rms $(-45 \mathrm{dBm})$ to $224 \mathrm{mV} \mathrm{rms}(0 \mathrm{dBm})$. The output is proportional to the logarithm of the input power level; that is, the reading is presented directly in decibels and is scaled about $18 \mathrm{mV} / \mathrm{dB}$ at 900 MHz . A capacitor can be connected between the VLOG pin and the CFLT pin when it is desirable to increase the time interval over which averaging of the input waveform occurs.
The ADL5506 is available in a 6-ball WLCSP and consumes 3.8 mA from a 3.0 V supply. When powered down, the typical disable supply current is $<1 \mu \mathrm{~A}$.

FUNCTIONAL BLOCK DIAGRAM


Figure 1.

## ADL5506

## TABLE OF CONTENTS

Features ..... 1
Applications. ..... 1
General Description .....  1
Functional Block Diagram ..... 1
Revision History ..... 2
Specifications ..... 3
Absolute Maximum Ratings ..... 7
ESD Caution ..... 7
Pin Configuration and Function Descriptions ..... 8
Typical Performance Characteristics ..... 9
REVISION HISTORY
3/2017—Rev. 0 to Rev. A
Changes to Land Pattern and Soldering Information Section ..... 22
11/2013-Revision 0: Initial Version
Measurement Setups ..... 15
Theory of Operation ..... 16
Applications Information ..... 17
Basic Connections ..... 17
Transfer Function in Terms of Slope and Intercept ..... 17
Log Conformance Error Calculation ..... 18
Evaluation Board ..... 22
Land Pattern and Soldering Information. ..... 22
Outline Dimensions ..... 23
Ordering Guide ..... 23

ADL5506

## SPECIFICATIONS

VPOS $=3.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 1.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SIGNAL INPUT INTERFACE Frequency Range Input Voltage Range Equivalent Power Range Input Resistance ${ }^{1}$ | Pin RFIN <br> Internally ac-coupled <br> $52.3 \Omega$ external termination <br> $\mathrm{f}=0.1 \mathrm{GHz}, 52.3 \Omega$ shunt resistor at RFIN |  | $\begin{aligned} & 30 \text { to } 4500 \\ & 1.25 \text { to } 400 \\ & -45 \text { to }+5 \\ & 50 \end{aligned}$ |  | MHz <br> mV rms <br> dBm <br> $\Omega$ |
| OUTPUT INTERFACE <br> Output Offset Voltage <br> Maximum Output Voltage <br> Available Output Current <br> Rise Time <br> Fall Time <br> Residual RF (at Twice the Input Frequency) <br> Output Noise | Pin VLOG <br> No signal at RFIN, $R_{L} \geq 10 \mathrm{k} \Omega$ <br> Transient during enable sequencing <br> Sourcing/sinking <br> $\mathrm{P}_{\text {IN }}=$ off to $-5 \mathrm{dBm}, 10 \%$ to $90 \%$ <br> $\mathrm{P}_{\text {IN }}=-5 \mathrm{dBm}$ to off, $90 \%$ to $10 \%$ $\mathrm{f}=0.1 \mathrm{GHz}$ <br> RF input $=1900 \mathrm{MHz},-10 \mathrm{dBm}, \mathrm{f}_{\text {NoIsE }}=100 \mathrm{kHz}$, $\mathrm{C}_{\text {FLT }}=$ open |  | $\begin{aligned} & 0.14 \\ & 2.25 \\ & 4 / 1 \\ & 65 \\ & 145 \\ & 50 \\ & \\ & 175 \end{aligned}$ |  | V <br> V <br> mA <br> ns <br> ns <br> $\mu \mathrm{V}$ <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| ENABLE INTERFACE <br> Logic Level to Enable Power Input Current When High Logic Level to Disable Power | Pin ENBL <br> High condition, $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ <br> 2.7 V at ENBL, $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ <br> Low condition, $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ |  | $<1$ | $\begin{gathered} V_{\text {Pos }} \\ 0.5 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mu \mathrm{~A} \\ & \mathrm{~V} \end{aligned}$ |
| POWER INTERFACE <br> Supply Voltage <br> Quiescent Current vs. Temperature vs. Supply Disable Current | Pin VPOS $\begin{aligned} & -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C} \\ & 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{POS}} \leq 5.5 \mathrm{~V} \\ & -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C} \text {, enable voltage }=0 \mathrm{~V} \end{aligned}$ | 2.5 | $\begin{aligned} & 3.0 \\ & 3.8 \\ & 4.6 \\ & 3.9 \\ & <1 \end{aligned}$ | 5.5 | V <br> mA <br> mA <br> mA <br> $\mu \mathrm{A}$ |
| 30 MHz <br> $\pm 1.0 \mathrm{~dB}$ Dynamic Range <br> Maximum Input Level, $\pm 1.0 \mathrm{~dB}$ <br> Minimum Input Level, $\pm 1.0 \mathrm{~dB}$ <br> Deviation vs. Temperature <br> Logarithmic Slope <br> Logarithmic Intercept <br> Output Voltage—High Power Input <br> Output Voltage—Low Power Input | Continuous wave (CW) input, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ <br> Three-point calibration at $-35 \mathrm{dBm},-25 \mathrm{dBm}$, and $-5 \mathrm{dBm}$ <br> Three-point calibration at $-35 \mathrm{dBm},-25 \mathrm{dBm}$, and $-5 \mathrm{dBm}$ <br> Deviation from output at $25^{\circ} \mathrm{C}, 3 \mathrm{~V}$ $\begin{aligned} & -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C} ; \mathrm{P}_{\text {IN }}=-30 \mathrm{dBm} \\ & -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C} ; \mathrm{P}_{\text {IN }}=-5 \mathrm{dBm} \end{aligned}$ <br> Calibration at -30 dBm and -5 dBm <br> Calibration at -30 dBm and -5 dBm $\begin{aligned} & \mathrm{PIN}_{\mathrm{IN}}=-5 \mathrm{dBm} \\ & \mathrm{PIN}=-30 \mathrm{dBm} \end{aligned}$ |  | $\begin{aligned} & 42 \\ & 5 \\ & -37 \\ & \\ & +0.9 /-0.6^{2} \\ & +0.8 /-0.9^{2} \\ & 18.8 \\ & -45.5 \\ & 762 \\ & 293 \\ & \hline \end{aligned}$ |  | dB <br> dBm <br> dBm <br> dB <br> dB <br> $\mathrm{mV} / \mathrm{dB}$ <br> dBm <br> mV <br> mV |
| 50 MHz <br> $\pm 1.0 \mathrm{~dB}$ Dynamic Range <br> Maximum Input Level, $\pm 1.0 \mathrm{~dB}$ <br> Minimum Input Level, $\pm 1.0 \mathrm{~dB}$ <br> Deviation vs. Temperature | Continuous wave (CW) input, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ <br> Three-point calibration at $-35 \mathrm{dBm},-25 \mathrm{dBm}$, and $-5 \mathrm{dBm}$ <br> Three-point calibration at $-35 \mathrm{dBm},-25 \mathrm{dBm}$, and $-5 \mathrm{dBm}$ <br> Deviation from output at $25^{\circ} \mathrm{C}, 3 \mathrm{~V}$ $\begin{aligned} & -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C} ; \mathrm{P}_{\text {IN }}=-30 \mathrm{dBm} \\ & -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C} ; \mathrm{P}_{\text {IN }}=-5 \mathrm{dBm} \end{aligned}$ |  | $\begin{aligned} & 45 \\ & 4 \\ & -41 \\ & \\ & +0.5 /-0.7^{2} \\ & +0.9 /-0.95^{2} \end{aligned}$ |  | dB <br> dBm <br> dBm <br> dB <br> dB |


| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Logarithmic Slope | Calibration at -30 dBm and -5 dBm |  | 17.8 |  | $\mathrm{mV} / \mathrm{dB}$ |
| Logarithmic Intercept | Calibration at -30 dBm and -5 dBm |  | -51.5 |  | dBm |
| Output Voltage—High Power Input | $\mathrm{P}_{\text {IN }}=-5 \mathrm{dBm}$ |  | 821 |  | mV |
| Output Voltage—Low Power Input | $\mathrm{P}_{\mathrm{IN}}=-30 \mathrm{dBm}$ |  | 380 |  | mV |
| 100 MHz |  |  |  |  |  |
| $\pm 1.0 \mathrm{~dB}$ Dynamic Range | Continuous wave (CW) input, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 46 |  | dB |
| Maximum Input Level, $\pm 1.0 \mathrm{~dB}$ | Three-point calibration at $-40 \mathrm{dBm},-30 \mathrm{dBm}$, and $-10 \mathrm{dBm}$ |  | 2 |  | dBm |
| Minimum Input Level, $\pm 1.0 \mathrm{~dB}$ | Three-point calibration at $-40 \mathrm{dBm},-30 \mathrm{dBm}$, and $-10 \mathrm{dBm}$ |  | -44 |  | dBm |
| Deviation vs. Temperature | Deviation from output at $25^{\circ} \mathrm{C}, 3 \mathrm{~V}$ |  |  |  |  |
|  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C}$; $\mathrm{P}_{\text {IN }}=-30 \mathrm{dBm}$ |  | +0.15/-0.5 ${ }^{2}$ |  | dB |
|  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C}$; $\mathrm{P}_{\text {IN }}=-10 \mathrm{dBm}$ |  | +0.7/-0.9 ${ }^{2}$ |  | dB |
| Logarithmic Slope | Calibration at -30 dBm and -10 dBm |  | 17.7 |  | $\mathrm{mV} / \mathrm{dB}$ |
| Logarithmic Intercept | Calibration at -30 dBm and -10 dBm |  | -53.7 |  | dBm |
| Output Voltage—High Power Input | $\mathrm{P}_{\text {IN }}=-10 \mathrm{dBm}$ |  | 774 |  | mV |
| Output Voltage—Low Power Input | $\mathrm{PIN}_{\text {IN }}=-30 \mathrm{dBm}$ |  | 420 |  | mV |
| 450 MHz |  |  |  |  |  |
| $\pm 1.0 \mathrm{~dB}$ Dynamic Range | Continuous wave (CW) input, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 45 |  | dB |
| Maximum Input Level, $\pm 1.0 \mathrm{~dB}$ | Three-point calibration at $-40 \mathrm{dBm},-30 \mathrm{dBm}$, and $-8 \mathrm{dBm}$ |  | 1 |  | dBm |
| Minimum Input Level, $\pm 1.0 \mathrm{~dB}$ | Three-point calibration at $-40 \mathrm{dBm},-30 \mathrm{dBm}$, and $-8 \mathrm{dBm}$ |  | -44 |  | dBm |
| Deviation vs. Temperature | Deviation from output at $25^{\circ} \mathrm{C}, 3 \mathrm{~V}$ |  |  |  |  |
|  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C} ; \mathrm{P}_{\text {IN }}=-30 \mathrm{dBm}$ |  | $+0.3 /-0.5^{2}$ |  | dB |
|  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C}$; $\mathrm{PIN}^{\text {a }}=-10 \mathrm{dBm}$ |  | $+0.6 /-0.9^{2}$ |  | dB |
| Logarithmic Slope | Calibration at -30 dBm and -10 dBm |  | 18.4 |  | $\mathrm{mV} / \mathrm{dB}$ |
| Logarithmic Intercept | Calibration at -30 dBm and -10 dBm |  | -53.2 |  | dBm |
| Output Voltage—High Power Input | $\mathrm{PIN}_{\text {IN }}=-10 \mathrm{dBm}$ |  | 797 |  | mV |
| Output Voltage—Low Power Input | $\mathrm{PIN}_{\text {IN }}=-30 \mathrm{dBm}$ |  | 428 |  | mV |
| 900 MHz |  |  |  |  |  |
| $\pm 1.0 \mathrm{~dB}$ Dynamic Range | Continuous wave (CW) input, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 45 |  | dB |
| Maximum Input Level, $\pm 1.0 \mathrm{~dB}$ | Three-point calibration at $-40 \mathrm{dBm},-30 \mathrm{dBm}$, and $-10 \mathrm{dBm}$ |  | 1 |  | dBm |
| Minimum Input Level, $\pm 1.0 \mathrm{~dB}$ | Three-point calibration at $-40 \mathrm{dBm},-30 \mathrm{dBm}$, and $-10 \mathrm{dBm}$ |  | -44 |  | dBm |
| Deviation vs. Temperature | Deviation from output at $25^{\circ} \mathrm{C}, 3 \mathrm{~V}$ |  |  |  |  |
|  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C}$; $\mathrm{P}_{\text {IN }}=-30 \mathrm{dBm}$ |  | $+0.3 /-0.5^{2}$ |  | dB |
|  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C} ; \mathrm{P}_{\text {IN }}=-10 \mathrm{dBm}$ |  | +0.6/-0.8 ${ }^{2}$ |  | dB |
| Logarithmic Slope | Calibration at -30 dBm and -10 dBm |  | 18.2 |  | $\mathrm{mV} / \mathrm{dB}$ |
| Logarithmic Intercept | Calibration at -30 dBm and -10 dBm |  | -54 |  | dBm |
| Output Voltage—High Power Input | $\mathrm{P}_{\text {IN }}=-10 \mathrm{dBm}$ |  | 798 |  | mV |
| Output Voltage—Low Power Input | $\mathrm{PIN}_{\text {IN }}=-30 \mathrm{dBm}$ |  | 435 |  | mV |


| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1900 MHz |  |  |  |  |  |
| $\pm 1.0 \mathrm{~dB}$ Dynamic Range | Continuous wave (CW) input, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 46 |  | dB |
| Maximum Input Level, $\pm 1.0 \mathrm{~dB}$ | Three-point calibration at $-40 \mathrm{dBm},-30 \mathrm{dBm}$, and $-10 \mathrm{dBm}$ |  | 2 |  | dBm |
| Minimum Input Level, $\pm 1.0 \mathrm{~dB}$ | Three-point calibration at $-40 \mathrm{dBm},-30 \mathrm{dBm}$, and $-10 \mathrm{dBm}$ |  | -44 |  | dBm |
| Deviation vs. Temperature | Deviation from output at $25^{\circ} \mathrm{C}, 3 \mathrm{~V}$ |  |  |  |  |
|  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C}$; $\mathrm{P}_{\text {IN }}=-30 \mathrm{dBm}$ |  | $+0.1 /-0.4^{2}$ |  | dB |
|  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\text {A }}<+85^{\circ} \mathrm{C}$; $\mathrm{P}_{\text {IN }}=-10 \mathrm{dBm}$ |  | $+0.2 /-0.7^{2}$ |  | dB |
| Logarithmic Slope | Calibration at -30 dBm and -10 dBm |  | 17.5 |  | $\mathrm{mV} / \mathrm{dB}$ |
| Logarithmic Intercept | Calibration at -30 dBm and -10 dBm |  | -55.5 |  | dBm |
| Output Voltage—High Power Input | $\mathrm{P}_{\text {IN }}=-10 \mathrm{dBm}$ |  | 797 |  | mV |
| Output Voltage—Low Power Input | $\mathrm{PIN}_{\text {IN }}=-30 \mathrm{dBm}$ |  | 446 |  | mV |
| 2140 MHz |  |  |  |  |  |
| $\pm 1.0 \mathrm{~dB}$ Dynamic Range | Continuous wave (CW) input, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 45 |  | dB |
| Maximum Input Level, $\pm 1.0 \mathrm{~dB}$ | Three-point calibration at $-40 \mathrm{dBm},-30 \mathrm{dBm}$, and $-10 \mathrm{dBm}$ |  | 1 |  | dBm |
| Minimum Input Level, $\pm 1.0 \mathrm{~dB}$ | Three-point calibration at $-40 \mathrm{dBm},-30 \mathrm{dBm}$, and $-10 \mathrm{dBm}$ |  | -44 |  | dBm |
| Deviation vs. Temperature | Deviation from output at $25^{\circ} \mathrm{C}, 3 \mathrm{~V}$ |  |  |  |  |
|  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C}$; $\mathrm{P}_{\text {IN }}=-30 \mathrm{dBm}$ |  | $+0.1 /-0.5^{2}$ |  | dB |
|  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C}$; $\mathrm{P}_{\text {IN }}=-10 \mathrm{dBm}$ |  | $+0.2 /-0.7^{2}$ |  | dB |
| Logarithmic Slope | Calibration at -30 dBm and -10 dBm |  | 17.5 |  | $\mathrm{mV} / \mathrm{dB}$ |
| Logarithmic Intercept | Calibration at -30 dBm and -10 dBm |  | -56 |  | dBm |
| Output Voltage—High Power Input | $\mathrm{PIN}_{\text {I }}=-10 \mathrm{dBm}$ |  | 800 |  | mV |
| Output Voltage—Low Power Input | $\mathrm{PIN}_{\text {IN }}=-30 \mathrm{dBm}$ |  | 450 |  | mV |
| 2700 MHz |  |  |  |  |  |
| $\pm 1.0 \mathrm{~dB}$ Dynamic Range | Continuous wave (CW) input, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 46 |  | dB |
| Maximum Input Level, $\pm 1.0 \mathrm{~dB}$ | Three-point calibration at $-40 \mathrm{dBm},-30 \mathrm{dBm}$, and $-10 \mathrm{dBm}$ |  | 1 |  | dBm |
| Minimum Input Level, $\pm 1.0 \mathrm{~dB}$ | Three-point calibration at $-40 \mathrm{dBm},-30 \mathrm{dBm}$, and $-10 \mathrm{dBm}$ |  | -45 |  | dBm |
| Deviation vs. Temperature | Deviation from output at $25^{\circ} \mathrm{C}, 3 \mathrm{~V}$ |  |  |  |  |
|  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C}$; $\mathrm{P}_{\text {IN }}=-30 \mathrm{dBm}$ |  | $+0.2 /-0.7^{2}$ |  | dB |
|  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C} ; \mathrm{P}_{\text {IN }}=-10 \mathrm{dBm}$ |  | $+0.3 /-0.9^{2}$ |  | dB |
| Logarithmic Slope | Calibration at -30 dBm and -10 dBm |  | 17.5 |  | $\mathrm{mV} / \mathrm{dB}$ |
| Logarithmic Intercept | Calibration at -30 dBm and -10 dBm |  | -57 |  | dBm |
| Output Voltage—High Power Input | $\mathrm{P}_{\text {IN }}=-10 \mathrm{dBm}$ |  | 808 |  | mV |
| Output Voltage—Low Power Input | $\mathrm{PIIN}=-30 \mathrm{dBm}$ |  | 461 |  | mV |
| 3500 MHz |  |  |  |  |  |
| $\pm 1.0 \mathrm{~dB}$ Dynamic Range | Continuous wave (CW) input, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 45 |  | dB |
| Maximum Input Level, $\pm 1.0 \mathrm{~dB}$ | Three-point calibration at $-42 \mathrm{dBm},-30 \mathrm{dBm}$, and $-10 \mathrm{dBm}$ |  | 1 |  | dBm |
| Minimum Input Level, $\pm 1.0 \mathrm{~dB}$ | Three-point calibration at $-42 \mathrm{dBm},-30 \mathrm{dBm}$, and $-10 \mathrm{dBm}$ |  | -44 |  | dBm |
| Deviation vs. Temperature | Deviation from output at $25^{\circ} \mathrm{C}, 3 \mathrm{~V}$ |  |  |  |  |
|  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C}$; $\mathrm{P}_{\text {IN }}=-30 \mathrm{dBm}$ |  | $+0.1 /-1.1^{2}$ |  | dB |
|  | $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C}$; $\mathrm{P}_{\text {IN }}=-10 \mathrm{dBm}$ |  | $+0.2 /-1^{2}$ |  | dB |
| Logarithmic Slope | Calibration at -30 dBm and -10 dBm |  | 17.2 |  | $\mathrm{mV} / \mathrm{dB}$ |
| Logarithmic Intercept | Calibration at-30 dBm and -10 dBm |  | -55 |  | dBm |
| Output Voltage—High Power Input | $\mathrm{PIN}_{\text {I }}=-10 \mathrm{dBm}$ |  | 773 |  | mV |
| Output Voltage—Low Power Input | $\mathrm{PIN}=-30 \mathrm{dBm}$ |  | 430 |  | mV |


| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 4500 MHz |  |  |  |  |  |
| $\pm 1.0 \mathrm{~dB}$ Dynamic Range | Continuous wave (CW) input, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 42 |  | dB |
| Maximum Input Level, $\pm 1.0 \mathrm{~dB}$ | Three-point calibration at $-35 \mathrm{dBm},-30 \mathrm{dBm}$, and $-10 \mathrm{dBm}$ |  | 3 |  | dBm |
| Minimum Input Level, $\pm 1.0 \mathrm{~dB}$ | Three-point calibration at $-35 \mathrm{dBm},-30 \mathrm{dBm}$, and $-10 \mathrm{dBm}$ |  | -39 |  | dBm |
| Deviation vs. Temperature | Deviation from output at $25^{\circ} \mathrm{C}, 3 \mathrm{~V}$ |  |  |  |  |
|  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} ; \mathrm{P}_{\text {IN }}=-30 \mathrm{dBm}$ |  | -3.2 |  | dB |
|  | $0^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<85^{\circ} \mathrm{C}$; $\mathrm{P}_{\text {IN }}=-30 \mathrm{dBm}$ |  | $+0.5 /-0.8^{2}$ |  | dB |
|  | $\mathrm{T}_{\text {A }}=-40^{\circ} \mathrm{C} ; \mathrm{P}_{\text {IN }}=-10 \mathrm{dBm}$ |  | -3.1 |  | dB |
|  | $0^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<85^{\circ} \mathrm{C}$; $\mathrm{P}_{\text {IN }}=-10 \mathrm{dBm}$ |  | $+0.1 /-0.7^{2}$ |  | dB |
| Logarithmic Slope | Calibration at -30 dBm and -10 dBm |  | 16.7 |  | $\mathrm{mV} / \mathrm{dB}$ |
| Logarithmic Intercept | Calibration at -30 dBm and -10 dBm |  | -50 |  | dBm |
| Output Voltage—High Power Input | $\mathrm{PIN}_{\text {I }}=-10 \mathrm{dBm}$ |  | 684 |  | mV |
| Output Voltage—Low Power Input | $\operatorname{PIN}=-30 \mathrm{dBm}$ |  | 350 |  | mV |

[^0]
## ABSOLUTE MAXIMUM RATINGS

Table 2.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage, VPOS | 5.5 V |
| RF Input Power, RFIN |  |
| $\quad$ Equivalent Voltage, Sine Wave Input | 15 dBm |
| Internal Power Dissipation | 1.25 V rms |
| $\theta_{\mathrm{JA}}$ (WLCSP) | 75 mW |
| Maximum Junction Temperature | $260^{\circ} \mathrm{C} / \mathrm{W}$ |
| Operating Temperature Range | $145^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |

[^1]Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 2. Pin Configuration

Table 3. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | CFLT | Connection for an External Capacitor, CFLT, to Reduce the Modulation Content from the Output Voltage. It also <br> slows the response of the output and reduces the noise seen on the output. The capacitor is connected between <br> CFLT and VLOG. See the Filter Capacitor section for choosing the correct CFLT value. |
| 2 | VPOS | Positive Supply. The positive supply voltage (V $\mathrm{V}_{\text {pos) }}$ range is from 2.5 V to 5.5 V . Use decoupling capacitors near this <br> pin on the printed circuit board. <br> RF Input. 5 pF ac coupling capacitor on chip. Connect a $52.3 \Omega$ shunt resistor near this pin for broadband $50 \Omega$ <br> match. See the Input Coupling Options section for more matching options. |
| 4 | RFIN | COMM |
| 5 | Device Common (Ground). Connect this pin to system ground using a low impedance path. <br> Logarithmic Output. The output voltage (VLog increases with increasing input amplitude. The output is <br> proportional to the logarithm of the input signal level. <br> Device Enable. Connect the ENBL pin to a logic high (1.2 V to VPos) to enable the device. Connect the ENBL pin to a <br> logic low ( 0 V to 0.5 V) to disable the device. |  |

## TYPICAL PERFORMANCE CHARACTERISTICS

VPOS $=3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ (black), $+85^{\circ} \mathrm{C}$ (red), $0^{\circ} \mathrm{C}$ (green), and $-40^{\circ} \mathrm{C}$ (dark blue) where appropriate. $\mathrm{C}_{\mathrm{FLT}}=$ open, unless otherwise noted. Input RF signal is a sine wave (CW), unless otherwise indicated. Error referred to slope and intercept at indicated calibration points at $25^{\circ} \mathrm{C}$. Power referenced to $50 \Omega$ source and with a $52.3 \Omega$ shunt matching resistor on the board. Distribution plots based upon more than 50 devices.


Figure 3. Typical V LOG vs. PIN over Frequency at $25^{\circ} \mathrm{C}$


Figure 4. Quiescent Supply Current vs. Temperature, 2.5 V to 5.5 V Supply Voltage


Figure 5. Log Conformance Error vs. Pin over Supply Voltage and Temperature at 900 MHz


Figure 6. Typical V Log vs. Frequency for Five RF Input Levels at $25^{\circ} \mathrm{C}$


Figure 7. Log Conformance Error vs. Pin over Supply Voltage and Temperature at 100 MHz


Figure 8. Log Conformance Error vs. Pin over Supply Voltage and Temperature at 1900 MHz


Figure 9. V LOG and Log Conformance Error vs. PIN over Temperature at 30 MHz


Figure 10. V LOG and Log Conformance Error vs. PIN over Temperature at 50 MHz


Figure 11. V LOG and Log Conformance Error vs. PIN over Temperature at 100 MHz


Figure 12. Distribution of Log Conformance Error with Respect to $V_{\text {LOG }}$ at $25^{\circ} \mathrm{C}$ vs. $P_{\text {IN }}$ and Temperature at 30 MHz


Figure 13. Distribution of Log Conformance Error with Respect to $V_{\text {LOG }}$ at $25^{\circ} \mathrm{C}$ vs. $P_{\text {IN }}$ and Temperature at 50 MHz


Figure 14. Distribution of Log Conformance Error with Respect to $V_{\text {LOG }}$ at $25^{\circ} \mathrm{C}$ vs. $P_{\text {IN }}$ and Temperature at 100 MHz


Figure 15. V LOG and Log Conformance Error vs. PIN over Temperature at 450 MHz


Figure 16. V LOG and Log Conformance Error vs. PIN over Temperature at 900 MHz


Figure 17. V ${ }_{\text {LoG }}$ and Log Conformance Error vs. Pin over Temperature at 1900 MHz


Figure 18. Distribution of Log Conformance Error with Respect to $V_{\text {LOG }}$ at $25^{\circ} \mathrm{C}$ vs. $P_{\text {IN }}$ and Temperature at 450 MHz


Figure 19. Distribution of Log Conformance Error with Respect to $V_{\text {LOG }}$ at $25^{\circ} \mathrm{C}$ vs. $P_{\text {IN }}$ and Temperature at 900 MHz


Figure 20. Distribution of Log Conformance Error with Respect to V LOG at $25^{\circ} \mathrm{C}$ vs. PIN and Temperature at 1900 MHz


Figure 21. $V_{\text {LOG }}$ and Log Conformance Error vs. PIN over Temperature at 2140 MHz


Figure 22. VLOG and Log Conformance Error vs. PIN over Temperature at 2700 MHz


Figure 23. V LOG and Log Conformance Error vs. PIN over Temperature at 3500 MHz


Figure 24. Distribution of Log Conformance Error with Respect to $V_{\text {LOG }}$ at $25^{\circ} \mathrm{C}$ vs. $P_{\text {IN }}$ and Temperature at 2140 MHz


Figure 25. Distribution of Log Conformance Error with Respect to $V_{\text {LOG }}$ at $25^{\circ} \mathrm{C}$ vs. $P_{\text {IN }}$ and Temperature at 2700 MHz


Figure 26. Distribution of Log Conformance Error with Respect to VLOG at $25^{\circ} \mathrm{C}$ vs. $P_{\text {IN }}$ and Temperature at 3500 MHz


Figure 27. V LOG and Log Conformance Error vs. PIN over Temperature at 4500 MHz


Figure 28. Output Response to Gating on ENBL Pin for Various RF Input Levels, Carrier Frequency $=900 \mathrm{MHz}, C_{F L T}=$ Open (see Figure 39 in the Measurement Setups Section)


Figure 29. Output Response to RF Burst Input for Various RF Input Levels, Carrier Frequency $=100 \mathrm{MHz}, C_{F L T}=$ Open (See Figure 40 in the Measurement Setups Section)


Figure 30. Distribution of Log Conformance Error with Respect to $V_{\text {LOG }}$ at $25^{\circ} \mathrm{C}$ vs. PIN and Temperature at 4500 MHz


Figure 31. Noise Spectral Density, $C_{F L T}=$ Open, $25^{\circ} \mathrm{C}$


Figure 32. $\mathrm{S}_{11}$ at RF Input Port, 10 MHz to 4.5 GHz with $52.3 \Omega$ Shunt Resistor at RF Input Port


Figure 33. Distribution of $V_{\text {LOG }}$ at $900 \mathrm{MHz}, 25^{\circ} \mathrm{C}, P_{I N}=-30 \mathrm{dBm}$


Figure 34. Distribution of Intercept at $900 \mathrm{MHz}, 25^{\circ} \mathrm{C}$


Figure 35. Error from CW Linear Reference vs. Signal Modulation (Four-Carrier W-CDMA, LTE TM1 One-Carrier 20 MHz, One-Carrier W-CDMA, 16 QAM, 64 QAM, QPSK), Frequency $=100 \mathrm{MHz}$


Figure 36. Distribution of $V_{\text {LOG }}$ at $900 \mathrm{MHz}, 25^{\circ} \mathrm{C}, P_{I N}=-6 \mathrm{dBm}$


Figure 37. Distribution of Slope at $900 \mathrm{MHz}, 25^{\circ} \mathrm{C}$


Figure 38. Error from CW Linear Reference vs. Signal Modulation (Four-Carrier W-CDMA, LTE TM1 One-Carrier 20 MHz, One-Carrier W-CDMA, 16 QAM, 64 QAM, QPSK), Frequency $=2.14$ GHz

## MEASUREMENT SETUPS



Figure 39. Hardware Configuration for Output Response to ENBL Pin Gating Measurements


Figure 40. Hardware Configuration for Output Response to RF Pulse Input Measurements

## THEORY OF OPERATION

The ADL5506 is a logarithmic detector (log amp), based on the principle of successive compression. It is similar in design to the AD8312 and is fabricated on an advanced BiCMOS process. It comes in a smaller $0.8 \mathrm{~mm} \times 1.2 \mathrm{~mm}$ WLCSP package and offers 4.5 GHz RF bandwidth. Figure 41 shows the main features of the ADL5506 in block schematic form.

The ADL5506 combines two key functions needed for the measurement of signal level over a moderately wide dynamic range. First, it provides the amplification needed to respond to small signals in a chain of four amplifier/limiter cells, each having a small signal gain of 10 dB and a bandwidth of approximately 4.5 GHz . At the output of each amplifier stage is a full wave rectifier, essentially a square law detector cell that converts the RF signal voltages to a fluctuating current with an average value that increases with signal level. A further passive detector stage is added preceding the first stage. Therefore, there are five detectors, each separated by 10 dB , spanning about 50 dB of dynamic range. The overall accuracy at the extremes of this total range, viewed as the deviation from an ideal logarithmic response, that is, the log conformance error, can be judged by referencing Figure 5, Figure 7, and Figure 8, which show that errors across the central 40 dB are moderate. These figures show how the conformance to an ideal logarithmic function varies with temperature, frequency, and supply voltage.
The output of these detector cells is in the form of a differential current, making their summation a simple matter. It can easily be shown that such summation closely approximates a logarithmic function. This result is then converted to a voltage at the VLOG pin through a high gain stage. This output is connected back to a voltage-to-current (V-to-I) stage, in such a manner that $\mathrm{V}_{\text {IOG }}$
is a logarithmic measure of the RF input voltage with a slope and intercept controlled by the design. For a fixed termination resistance at the input of the ADL5506, a given voltage corresponds to a certain power level.
The external termination added before the ADL5506 determines the effective power scaling. This often takes the form of a simple resistor ( $52.3 \Omega$ provides a net $50 \Omega$ input), but more elaborate matching networks can be used. This impedance determines the logarithmic intercept, the input power for which the output crosses the baseline $\left(\mathrm{V}_{\text {LOG }}=0 \mathrm{~V}\right)$ if the function were continuous for all values of input. Because this is never the case for a practical log amp, the intercept refers to the value obtained by the minimum error, straight line fit to the actual graph of $V_{\text {Log }}$ vs. input power. The quoted values in Table 1 assume a sinusoidal (CW) signal. Where there is complex modulation, as in CDMA, the calibration of the power response needs to be adjusted accordingly. Where a true power (waveform independent) response is needed, consider the use of an rms responding detector, such as the ADL5504.
However, in terms of the logarithmic slope, the amount by which the output $V_{\text {LOG }}$ changes for each decibel of input change (voltage or power), is, in principle, independent of waveform or termination impedance. In practice, it usually falls off at higher frequencies because of the declining gain of the amplifier stages and other effects in the detector cells. For the ADL5506, the slope at 30 MHz is $18.8 \mathrm{mV} / \mathrm{dB}$ and falls slightly as frequency increases to about $16.7 \mathrm{mV} / \mathrm{dB}$ at 4.5 GHz . These values are sensibly independent of temperature and almost completely unaffected by supply voltages of 2.7 V to 5.5 V .


## APPLICATIONS INFORMATION BASIC CONNECTIONS

Figure 42 shows the basic connections for measurement mode. A supply voltage of 2.5 V to 5.5 V is required. Decouple the supply to the VPOS pin with a low inductance $0.1 \mu \mathrm{~F}$ surfacemount ceramic capacitor. A series resistor of about $10 \Omega$ can be added; this resistor slightly reduces the supply voltage to the ADL5506 and depends on the load resistance at the output to ground. Avoid its use in applications where the power supply voltage is very low. A series inductor provides similar power supply filtering with minimal drop in supply voltage.


The ADL5506 has an internal input coupling capacitor. This eliminates the need for external ac coupling. In this example, a broadband input match is achieved by connecting a $52.3 \Omega$ resistor between RFIN and ground. This resistance combines with the internal input impedance to give an overall broadband input resistance of $50 \Omega$. Several other coupling methods are possible; these are described in the Input Coupling Options section.
Ensure that the load resistance on $V_{\text {LOG }}$ is not lower than $600 \Omega$ so that the full-scale output can be generated with the limited available sourcing current of 4 mA . Figure 43 shows the logarithmic conformance under the same conditions.


Figure 43. V $_{\text {LOG }}$ and Log Conformance Error vs. Input Level at 900 MHz

## TRANSFER FUNCTION IN TERMS OF SLOPE AND INTERCEPT

The transfer function of the ADL5506 is characterized in terms of its slope and intercept. The logarithmic slope is defined as the change in the RSSI output voltage for a 1 dB change at the input. For the ADL5506, the slope is nominally $18 \mathrm{mV} / \mathrm{dB}$. Therefore, a 10 dB change at the input results in a change at the output of approximately 180 mV . Figure 43 shows the range over which the device maintains its constant slope. The dynamic range can be defined as the range over which the error remains within a certain band, usually $\pm 1 \mathrm{~dB}$ or $\pm 3 \mathrm{~dB}$. In Figure 43 for example, the $\pm 1 \mathrm{~dB}$ dynamic range is approximately 46 dB (from -44 dBm to +2 dBm ).
The intercept is the point at which the extrapolated linear response intersects the horizontal axis (see Figure 43). Using the slope and intercept, calculate the output voltage for any input level within the specified input range, or calculate the input level from the output voltage by the following complementary equations:

$$
\begin{aligned}
& V_{\text {LOG }}=V_{\text {SLOPE }} \times\left(P_{I N}-P_{O}\right) \\
& P_{I N}=\left(V_{L O G} / V_{S L O P E}\right)+P_{O}
\end{aligned}
$$

where:
$V_{L O G}$ is the demodulated and filtered RSSI output, in V.
$V_{\text {SLOPE }}$ is the logarithmic slope, expressed in V/dB.
$P_{\text {IN }}$ is the input signal, expressed in decibels relative to some reference level ( dBm in this case).
$P_{o}$ is the logarithmic intercept, expressed in decibels relative to the same reference level.
For example, at an input level of -27 dBm , the $\mathrm{V}_{\text {LOG }}$ output voltage is

$$
V_{L O G}=0.018 \mathrm{~V} / \mathrm{dB} \times[-27 \mathrm{dBm}-(-56 \mathrm{dBm})]=0.522 \mathrm{~V}
$$

## ADL5506

## LOG CONFORMANCE ERROR CALCULATION

Log conformance error is expressed in terms of the deviation in the output voltage between the measured $V_{\text {LOG }}$ and the $V_{\text {LOG }}$ calculated with an ideal log transformation function. Ideally, the measured $V_{\text {LOG }}$ output at a particular input power, as plotted in Figure 44, must not deviate from the calculated value of $V_{\text {LOG }}$ at that same input power. Setting the measured $V_{\text {IOG }}$ to the right side of the preceding equation and rearranging yields

$$
\frac{V_{\text {LOG MEASURED }}\left(P_{I N}\right)}{V_{\text {SLOPE }}}-P_{I N}+P_{O}=0
$$

In actuality, this does not always calculate to zero. The finite calculation that results is the log conformance error, as follows:

$$
\operatorname{Error}\left(P_{\text {IN }}\right)=\frac{V_{\text {LOG MEASURED }}\left(P_{I N}\right)}{V_{\text {SLOPE }}}-P_{\text {IN }}+P_{O}=0
$$

where Error is in dB.
When more than two calibration points are chosen to compute the error, the error computation must be done in a piece-wise fashion. For the ADL5506, three calibration points were chosen in characterization to compute the $\log$ conformance error of the ADL5506. For example, one set of calibration points used was $-40 \mathrm{dBm},-30 \mathrm{dBm}$, and -10 dBm . With three calibration points, two regions of error are computed, Region A and Region B (see Figure 45) To compute the error, first compute two slopes and two intercepts: one slope and intercept for Region A and the other slope and intercept for Region B. Note that the error is zero at each calibration point.

$$
\begin{aligned}
& V_{S L O P E_{-} A}=\frac{V_{L O G 2}-V_{L O G 1}}{P_{I N 2}-P_{I N 1}} \\
& V_{S L O P E_{-} B}=\frac{V_{L O G 3}-V_{L O G 2}}{P_{I N 3}-P_{I N 2}}
\end{aligned}
$$

Next, find the two intercepts. (The two intercept points can be computed with the same calibration points, middle point for both, with the slope being different for the two intercept points.)

$$
\begin{aligned}
& P_{O_{-} A}=\frac{V_{L O G 2}}{V_{S L O P E_{-} A}}+P_{I N 2} \\
& P_{O_{-} B}=\frac{V_{L O G G}}{V_{S L O P E_{-} B}}+P_{I N 3}
\end{aligned}
$$



The log conformance error for Region A, which is from the low end of the input power range to $\mathrm{P}_{\text {IN } 2}$ is as follows:

$$
\operatorname{Error}_{A}\left(P_{I N}\right)=\frac{V_{L O G}\left(P_{I N}\right)}{V_{S L O P E_{-} A}}-P_{I N}+P_{O_{-} A}
$$

The log conformance error for Region B, which is from $\mathrm{P}_{\mathrm{IN} 2}$ to the upper end of the input power range is as follows:


Figure 45. Error vs. Pin
For four calibration points, there are three regions of error computed.

## Filter Capacitor

The video bandwidth of $\mathrm{V}_{\text {LOG }}$ is approximately 3.5 MHz . In CW applications where the input frequency is much higher than this, no further filtering of the demodulated signal is required. Where there is a low frequency modulation of the carrier amplitude, however, reduce the low-pass corner by the addition of an external filter capacitor, Cflt. The video bandwidth is related to $\mathrm{C}_{\text {FLT }}$ by

$$
\text { Video Bandwidth }=\frac{1}{2 \pi \times 13 \mathrm{k} \Omega \times\left(3.5 \mathrm{pF}+C_{F}\right)}
$$

## Input Coupling Options

The internal 5 pF coupling capacitor of the ADL5506, along with the low frequency input impedance of $1.7 \mathrm{k} \Omega$, gives a highpass input corner frequency of approximately 19 MHz . This sets the minimum operating frequency. Figure 46 to Figure 48 show three options for input coupling. A broadband resistive match can be implemented by connecting a shunt resistor to ground at RFIN (see Figure 46). This $52.3 \Omega$ resistor (other values can also be used to select different overall input impedances) combines with the input impedance of the AD5506 to give a broadband input impedance of $50 \Omega$. While the input resistance and capacitance ( $\mathrm{R}_{\mathbb{N}}$ and $\mathrm{C}_{\mathbb{I}}$ ) varies by a maximum of approximately $\pm 20 \%$ from device to device, the dominance of the external shunt resistor means that the variation in the overall input impedance is close to the tolerance of the external resistor. Achieve better return loss by placing the $52.3 \Omega$ shunt resistor as near the device under test (DUT) as possible.

A reactive match can also be implemented, as shown in Figure 47. This is not recommended at low frequencies because device tolerances dramatically vary the quality of the match due to the large input resistance. For low frequencies, the option shown in Figure 46 or Figure 48 is recommended.
In Figure 47, the matching components are drawn as general reactances. Depending on the frequency, the input impedance at that frequency and the availability of standard value components, either a capacitor or an inductor, is used. As in the previous case, the input impedance at a particular frequency is plotted on a Smith Chart and matching components are chosen (Shunt or Series L, or Shunt or Series C) to move the impedance to the center of the chart. Matching components for specific frequencies can be calculated using the Smith Chart (see Figure 17). Table 4 outlines the input impedances for some commonly used frequencies.
The impedance matching characteristics of a reactive matching network provide voltage gain ahead of the ADL5506, which increases device sensitivity (see Table 4). The voltage gain is calculated by

$$
\text { Voltage Gain }{ }_{d B}=20 \log _{10} \sqrt{\frac{R 2}{R 1}}
$$

where:
$R 2$ is the input impedance of the ADL5506.
$R 1$ is the source impedance to which the ADL5506 is being matched.

Note that this gain is only achieved for a perfect match. Component tolerances and the use of standard values tend to reduce gain.


Figure 46. Broadband Resistive Method for Input Coupling


Figure 47. Narrow-Band Reactive Method for Input Coupling


Figure 48. Series Attenuation Method for Input Coupling
Figure 48 shows a third method for coupling the input signal into the ADL5506 in applications where the input signal is larger than the input range of the log amp. A series resistor, connected to the RF source, combines with the input impedance of the ADL5506 to resistively divide the input signal being applied to the input. This has the advantage of very little power being tapped off in RF power transmission applications.

Table 4. Input Impedance with $52.3 \Omega$ Shunt for Select Frequency

| Frequency <br> $(\mathbf{G H z})$ | $\mathbf{S}_{\mathbf{1 1}}$ |  | Impedance $\boldsymbol{\Omega}$ <br> (Series) |
| :--- | :--- | :--- | :--- |
|  | Real | Imaginary | $50.14-\mathrm{j} 3.10$ |
| 0.05 | +0.0023 | -0.031 | $48.48-\mathrm{j} 3.21$ |
| 0.1 | -0.014 | -0.033 | $37.37-\mathrm{j} 0.51$ |
| 0.9 | -0.144 | +0.007 | $38.66-\mathrm{j} 23.73$ |
| 1.9 | -0.052 | +0.282 | $45.89-\mathrm{j} 34.09$ |
| 2.2 | +0.074 | +0.329 | $61.85-\mathrm{j} 45.48$ |
| 2.5 | +0.233 | +0.312 | $131.91-\mathrm{j} 32.64$ |
| 3.0 | +0.467 | +0.096 | $81.58-\mathrm{j} 66.25$ |
| 3.5 | +0.394 | -0.305 |  |

Table 5. Raw Input Impedance for Select Frequency

| Frequency <br> $(\mathbf{G H z})$ | $\mathbf{S}_{\mathbf{1 1}}$ |  | Impedance $\boldsymbol{\Omega}$ |
| :--- | :--- | :--- | :--- |
|  | Real | Imaginary | (Series) |
| 0.1 | +0.838 | -0.251 | $131.9-\mathrm{j} 281.59$ |
| 0.9 | -0.206 | +0.714 | $11.41-\mathrm{j} 36.33$ |
| 1.9 | -0.571 | +0.397 | $9.84+\mathrm{j} 15.11$ |
| 2.2 | -0.284 | +0.639 | $12.42+\mathrm{j} 31.05$ |
| 2.5 | +0.077 | +0.699 | $18.87-\mathrm{j} 52.17$ |
| 3.0 | +0.564 | +0.407 | $72.70+\mathrm{j} 114.52$ |
| 3.5 | +0.602 | -0.099 | $186.70-\mathrm{j} 58.55$ |

## Effect of Waveform Type on Intercept

Although specified for input levels in decibels relative to 1 mW $(\mathrm{dBm})$, the ADL5506 fundamentally responds to voltage and not to power. A direct consequence of this characteristic is that input signals of equal rms power but differing crest factors, produce different results at the output of the log amplifier.
The effect of differing signal waveforms is to shift the effective value of the intercept upwards or downwards. Graphically, this looks like a vertical shift in the transfer function of the log amplifier. The logarithmic slope, however, is not affected. For example, consider the case of the ADL5506 being alternately fed by an unmodulated sine wave and by a 64 QAM signal of the same rms power. The output voltage of the ADL5506 differs by the equivalent of $1.6 \mathrm{~dB}(31 \mathrm{mV})$ over the complete dynamic range of the device (with the output for a 64 QAM input being lower).
Figure 35 and Figure 38 shows the transfer function of the ADL5506 when driven by both an unmodulated sine wave and several different signal waveforms. For precision operation, calibrate the ADL5506 for each signal type that is driving it. To measure the rms power of a 64 QAM input, for example, add the millivolt equivalent of the decibel value of the intercept shift $(18.5 \mathrm{mV} / \mathrm{dB} \times 1.5 \mathrm{~dB})$ to the output voltage of the ADL5506.

## Temperature Drift at High Frequencies

Figure 23 and Figure 27 show the log slope and error over temperature for a 3.5 GHz and 4.5 GHz input signal, respectively. Error due to drift over temperature consistently remains within $\pm 0.5 \mathrm{~dB}$ for a temperature range of $0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$. Temperatures below $0^{\circ} \mathrm{C}$ begin to exhibit error beyond 0.5 dB with error becoming no worse than -3 dB typical at $-40^{\circ} \mathrm{C}$. For all frequencies using a reduced temperature range, higher measurement accuracy is achievable.

## Operation Above 4.5 GHz

The ADL5506 works at high frequencies but exhibits slightly higher output voltage temperature drift, especially at cold temperatures as described in the Temperature Drift at High Frequencies section. Figure 49 and Figure 50 show $V_{\text {LOG }}$ vs. $P_{\text {IN }}$ over frequency from 30 MHz to 6 GHz . The ADL5506 exhibits a significant intercept shift, high power ripple, and a continued decrease of the slope, which all contribute to a decrease in dynamic range. The changes in performance that occur as frequency is increased is partly due to less energy transferring into the device and partly to the bandwidth limitation of the limiting amplifier stages.


Figure 49. V LOG VS. PIN over Frequency ( 30 MHz to 4500 MHz )


Figure 50. V LOG Vs. PIN over Frequency (4.5 GHz to 6 GHz )

## $V_{\text {LoG }}$ Output Noise

The ADL5506 V ${ }_{\text {LOG }}$ output noise is shown in Figure 31 in the Typical Performance Characteristics section for Capacitor C Fllt $=$ open. Placing capacitance from CFLT to VLOG decreases the noise spectral density and the integrated noise. The choice of the $\mathrm{C}_{\text {FLT }}$ value depends on the requirements pertaining to integrated noise and noise spectral density at a given frequency. Also, the value of C $\mathrm{C}_{\text {FLT }}$ directly controls the video bandwidth of the output, and thus controls the output response time to an RF pulse (see the $\mathrm{V}_{\text {Log }}$ Pulse Response Time section).

## $V_{\text {LoG }}$ Pulse Response Time

The ADL5506 V Log output response for rise and fall times to a given RF input pulse is quickest for $\mathrm{C}_{\text {FLT }}=$ open; that is, the only capacitance on the CFLT node is the internal capacitor. Adding off-chip capacitance from the CFLT pin to the VLOG pin decreases the video bandwidth and slows the output response to an RF input pulse. See the Filter Capacitor section for an approximate closed form equation for the $V_{\text {LOG }}$ video bandwidth.

Figure 28 shows the response time when the ENBL pin is pulsed while having the VPOS pin connect to a 3.0 V supply and an RF signal applied at RFIN. The sharp pulse that is seen on VLOG preceding the actual response of the detectors, which happens approximately $0.5 \mu$ s later, is the power-up transient that occurs in the output stage. The upper voltage limit of these power-up transients is 2.25 V typical, for a 3.0 V supply. Ensure that these power-up transients do not overload the circuit that the VLOG pin drives.

## Device Handling

The wafer level chip scale package consists of solder bumps connected to the active side of the die. The device is lead-free with $95.5 \%$ tin, $4.0 \%$ silver, and $0.5 \%$ copper solder bump composition. The WLCSP package can be mounted on printed circuit boards using standard surface-mount assembly techniques; however, take caution to avoid damaging the die. See the AN-617 Application Note for additional information. WLCSP devices are bumped die, and exposed die can be sensitive to light conditions, which can influence specified limits.

## EVALUATION BOARD

Figure 51 shows the schematic of the ADL5506 evaluation board. The board is powered by a single supply in the 2.5 V to 5.5 V range. The power supply is decoupled by 100 pF and $0.1 \mu \mathrm{~F}$ capacitors. Enable the device by switching SW1 to the on position.
The RF input has a broadband match of $50 \Omega$ using a single $52.3 \Omega$ resistor at R7. More precise matching at spot frequencies is possible (see the Input Coupling Options section).

## LAND PATTERN AND SOLDERING INFORMATION

Pad diameters of 0.20 mm are recommended with a solder mask opening of 0.30 mm . For the RF input trace, a trace width of 0.30 mm is used, which corresponds to a $50 \Omega$ characteristic impedance for the dielectric material being used (FR4). All traces going to the pads are tapered down to 0.15 mm . For the RFIN line, the length of the tapered section is 0.20 mm .

Table 6 details the various configuration options of the evaluation board. Figure 52 shows the layout of the evaluation board.


Figure 51. Evaluation Board Schematic


Figure 52. Layout of Evaluation Board, Component Side
Table 6. Evaluation Board Configuration Options

| Component | Description | Default Condition |
| :---: | :---: | :---: |
| VPOS, GND | Ground and supply vector pins. | Not applicable |
| $\begin{aligned} & \text { C1, C2, C5, C6, } \\ & \text { C7, C8, C9 } \end{aligned}$ | Power supply decoupling. Nominal supply decoupling of $0.1 \mu \mathrm{~F}$ and 100 pF . | C1, C6 = 100 pF (Size 0402), <br> C2, C5, C9 = $0.1 \mu \mathrm{~F}$ (Size 0402), <br> C7 $=$ C8 $=$ open (Size 0805) |
| R7 | RF input interface. The $52.3 \Omega$ resistor at R7 combines with the ADL5506 internal input impedance to give a broadband input impedance of around $50 \Omega$. | R7 $=52.3 \Omega$ (Size 0402) |
| C3, C4, R2, R3 | Output filtering. The combination of the internal $100 \Omega$ output resistance and $C 4$ produce a low-pass filter to reduce the output ripple of the VLOG output. The output can be scaled down using the resistor divider pads, R2 and R3. | $\begin{aligned} & \text { R3 }=0 \Omega(\text { Size } 0402), \\ & \text { R2 }=\text { open }(\text { Size } 0402), \\ & C 3, C 4=\text { open }(\text { Size 0402 }) \end{aligned}$ |
| SW1, R4, R10, P2 | Device enable. When SW1 is set to the on position, the ENBL pin is connected to the supply and the ADL5506 is in enable mode. When SW1 I set to the off position, the ENBL pin is grounded (through the $0 \Omega$ resistor), putting the device in power-down mode. | $\begin{aligned} & \text { R4 }=0 \Omega \text { (Size 0402), } \\ & \text { R10 }=\text { open (Size 0402), } \\ & \text { SW1 on position, } \\ & \text { P2 }=\text { not installed } \end{aligned}$ |
| $\begin{aligned} & \text { P1, R1, R5, R6, } \\ & \text { R8, R9 } \end{aligned}$ | Alternate interface. The end connector, P1, allows access to various ADL5506 signals. These signal paths are only used during factory test and characterization. | $\begin{aligned} & \text { P1 = not installed, } \\ & \text { R1, R5, R6, R9 = open (Size 0402), } \\ & \text { R8 = open (Size 0805) } \end{aligned}$ |

## OUTLINE DIMENSIONS



Figure 53. 6-Ball Wafer Level Chip Scale Package [WLCSP] (CB-6-14)
Dimensions shown in millimeters

ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package <br> Option | Branding | Ordering <br> Quantity |
| :--- | :--- | :--- | :--- | :--- | :--- |
| ADL5506ACBZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $6-$-Ball Wafer Level Chip Scale Package [WLCSP], 7" Tape and Reel <br> Evaluation Board | CB-6-14 | CE | 3,000 |
| ADL5506-EVALZ |  |  |  |  |  |

${ }^{1} Z=$ RoHS Compliant Part.


[^0]:    ${ }^{1}$ See Figure 32.
    ${ }^{2}$ The slash indicates a range. For example, $+0.9 /-0.6$ means +0.9 to -0.6 .

[^1]:    ${ }^{1}$ Driven from a $50 \Omega$ source.
    ${ }^{2}$ Under $50 \Omega$ input matched condition.

