## Data Sheet

## FEATURES

8 channels of LNA, VGA, AAF, ADC, and digital RF decimator Low power: 150 mW per channel, TGC mode, $\mathbf{4 0}$ MSPS; 62.5 mW per channel, CW mode; < $\mathbf{3 0} \mathbf{~ m W}$ in power-down

Time gain compensation (TGC) channel input referred noise: $0.82 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$, maximum gain
Flexible power-down modes
Fast recovery from low power standby mode: <2 $\boldsymbol{\mu}$ s
Low noise preamplifier (LNA)
Input referred noise voltage: $0.78 \mathrm{nV} / \sqrt{\mathrm{Hz}}$, gain $=\mathbf{2 1 . 6} \mathrm{dB}$
Programmable gain: $\mathbf{1 5 . 6 ~ d B / 1 7 . 9 ~ d B / 2 1 . 6 ~ d B ~}$
0.1 dB compression: 1.00 V p-p/ 0.75 V p-p/0.45 V p-p

Flexible active input impedance matching
Variable gain amplifier (VGA)
Attenuator range: 45 dB , linear in dB gain control
Postamplifier gain (PGA): $\mathbf{2 1 \text { dB/24 dB/27 dB/30 dB }}$
Antialiasing filter (AAF)
Programmable second-order low-pass filter (LPF) from 8 MHz to 18 MHz or 13.5 MHz to 30 MHz and high-pass filter (HPF)
Analog-to-digital converter (ADC)
Signal-to-noise ratio (SNR): $\mathbf{7 5}$ dB, 14 bits up to 125 MSPS
Configurable serial low voltage differential signaling (LVDS)
Continuous wave (CW) Doppler mode harmonic rejection I/Q demodulator
Individual programmable phase rotation
Dynamic range per channel: $>160 \mathrm{dBFS} / \sqrt{ } \mathrm{Hz}$
Close in SNR: $156 \mathrm{dBc} / \sqrt{ } \mathrm{Hz}, 1 \mathrm{kHz}$ offset, -3 dBFS input
Radio frequency (RF) digital HPF and decimation by 2
$10 \mathrm{~mm} \times 10 \mathrm{~mm}, 144$-ball CSP_BGA

## APPLICATIONS

Medical imaging/ultrasound
Nondestructive Testing (NDT)

## GENERAL DESCRIPTION

The AD9674 is designed for low cost, low power, small size, and ease of use for medical ultrasound. It contains eight channels of a VGA with an LNA, a CW harmonic rejection I/Q demodulator with programmable phase rotation, an AAF, an ADC, a digital HPF, and RF decimation by 2.

Each channel features a maximum gain of up to 52 dB , a fully differential signal path, and an active input preamplifier termination. The channel is optimized for high dynamic performance and low power in applications where a small package size is critical.

The LNA has a single-ended to differential gain that is selectable through the serial port interface (SPI). Assuming a 15 MHz noise bandwidth (NBW) and a 21.6 dB LNA gain, the LNA input SNR is 94 dB. In CW Doppler mode, each LNA output drives an I/Q demodulator that has independently programmable phase rotation with 16 phase settings.
Power-down of individual channels is supported to increase battery life for portable applications. Standby mode allows quick power-up for power cycling. In CW Doppler operation, the VGA, AAF, and ADC are powered down. The ADC contains several features designed to maximize flexibility and minimize system cost, such as a programmable clock, data alignment, and programmable digital test pattern generation. The digital test patterns include built in fixed patterns, built in pseudorandom patterns, and custom user defined test patterns entered via the SPI.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. ©2016 Analog Devices, Inc. All rights reserved. Technical Support www.analog.com

## AD9674

## TABLE OF CONTENTS

Features .1
Applications .....  1
General Description .....  1
Revision History ..... 2
Functional Block Diagram ..... 3
Specifications ..... 4
AC Specifications ..... 4
Digital Specifications ..... 7
Switching Specifications ..... 8
ADC Timing Diagram ..... 9
CW Doppler Timing Diagram ..... 9
Absolute Maximum Ratings ..... 11
Thermal Impedance ..... 11
ESD Caution ..... 11
Pin Configuration and Function Descriptions ..... 12
Typical Performance Characteristics ..... 15
TGC Mode ..... 15
CW Doppler Mode ..... 19
Theory of Operation ..... 20
TGC Operation ..... 20
Analog Test Signal Generation ..... 31
CW Doppler Operation. ..... 32
Digital RF Decimator. ..... 33
Vector Profile ..... 33
RF Decimator ..... 34
Digital Test Waveforms ..... 34
Digital block Power Saving scheme ..... 35
Serial Port Interface (SPI) ..... 36
Hardware Interface ..... 36
Memory Map ..... 38
Reading the Memory Map Table ..... 38
Reserved Locations ..... 38
Default Values ..... 38
Logic Levels ..... 38
Recommended Start-Up Sequence ..... 38
Memory Map Register Descriptions ..... 46
Outline Dimensions ..... 47
Ordering Guide ..... 47

## REVISION HISTORY

## 1/16-Revision A: Initial Version

FUNCTIONAL BLOCK DIAGRAM


Figure 1.

## SPECIFICATIONS

## AC SPECIFICATIONS

AVDD1 $=1.8 \mathrm{~V}, \mathrm{AVDD} 2=3.0 \mathrm{~V}, \mathrm{DVDD}=1.4 \mathrm{~V}, \mathrm{DRVDD}=1.8 \mathrm{~V}, 1.0 \mathrm{~V}$ internal ADC reference, full temperature range $\left(0^{\circ} \mathrm{C}\right.$ to $\left.85^{\circ} \mathrm{C}\right)$, $\mathrm{f}_{\mathrm{IN}}=5 \mathrm{MHz}$, local oscillator (LO) band mode, $\mathrm{R}_{\mathrm{S}}=50 \Omega, \mathrm{R}_{\mathrm{FB}}=\infty$ (unterminated), LNA gain $=21.6 \mathrm{~dB}, \mathrm{LNA}$ bias $=$ midhigh, programmable gain amplifier $(\mathrm{PGA})$ gain $=27 \mathrm{~dB}$, analog gain control, $\mathrm{V}_{\mathrm{GAIN}}=(\mathrm{GAIN}+)-(\mathrm{GAIN}-)=1.6 \mathrm{~V}$, AAF LPF cutoff $=\mathrm{f}_{\text {SAMPLE }} / 3$ in Mode $\mathrm{I}^{1} /$ Mode II, ${ }^{1} \mathrm{AAF}$ LPF cutoff $=\mathrm{f}_{\text {SAMPLE }} / 4.5$ in Mode $\mathrm{III}^{1} /$ Mode IV, ${ }^{1}$ HPF cutoff $=\mathrm{LPF}$ cutoff $/ 12.00$, Mode $\mathrm{I}^{1}=\mathrm{f}_{\text {SAMPLE }}=40 \mathrm{MSPS}$, Mode $\mathrm{II}^{1}=\mathrm{f}_{\text {SAMPLe }}=65$ MSPS, Mode III ${ }^{1}=\mathrm{f}_{\text {SAMPLE }}=80$ MSPS, Mode $\mathrm{IV}^{1}=\mathrm{f}_{\text {SAMPLE }}=125$ MSPS, RF decimator bypassed, digital filter bypassed, and low power LVDS mode, unless otherwise noted. All gain setting options are listed, which can be configured via SPI registers, and all power supply currents and power dissipations are listed for the four mode settings (Mode I, Mode II, Mode III, and Mode IV). ${ }^{1}$

Table 1.




[^0]
## DIGITAL SPECIFICATIONS

$\mathrm{AVDD} 1=1.8 \mathrm{~V}, \mathrm{AVDD} 2=3.0 \mathrm{~V}, \mathrm{DVDD}=1.4 \mathrm{~V}, \mathrm{DRVDD}=1.8 \mathrm{~V}, 1.0 \mathrm{~V}$ internal ADC reference, full temperature range $\left(0^{\circ} \mathrm{C}\right.$ to $\left.85^{\circ} \mathrm{C}\right)$, unless otherwise noted.

Table 2.

| Parameter ${ }^{1}$ | Temperature | Min | Typ Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| ```INPUTS (CLK+, CLK-,TX_TRIG+,TX_TRIG-) Logic Compliance Differential Input Voltage }\mp@subsup{}{}{2 Input Voltage Range Input Common-Mode Voltage Input Resistance (Differential) Input Capacitance``` | Full <br> Full <br> Full <br> Full <br> $25^{\circ} \mathrm{C}$ <br> $25^{\circ} \mathrm{C}$ | $\begin{aligned} & 0.2 \\ & \text { GND - } 0.2 \end{aligned}$ | $\begin{array}{ll} \text { CMOS/LVDS/LVPECL } \\ & 3.6 \\ & \text { AVDD1 }+0.2 \\ 0.9 & \\ 15 & \\ 4 & \end{array}$ | $\begin{aligned} & \text { Vp-p } \\ & \text { V } \\ & \text { V } \\ & k \Omega \\ & \mathrm{pF} \end{aligned}$ |
| INPUTS (MLO $\pm$, RESET $\pm$ ) <br> Logic Compliance Differential Input Voltage ${ }^{2}$ Input Voltage Range Input Common-Mode Voltage Input Resistance (Single-Ended) Input Capacitance | Full <br> Full <br> Full <br> Full <br> $25^{\circ} \mathrm{C}$ <br> $25^{\circ} \mathrm{C}$ | $\begin{aligned} & 0.250 \\ & \text { GND - } 0.2 \end{aligned}$ | LVDS/LVPECL  <br>  $2 \times$ AVDD2 <br>  <br> AVDD2 +0.2 <br> AVDD2/2  <br> 20  <br> 1.5  | $\begin{aligned} & \text { V p-p } \\ & \text { V } \\ & \text { V } \\ & k \Omega \\ & \mathrm{pF} \end{aligned}$ |
| LOGIC INPUTS (PDWN, STBY, SCLK, SDIO, ADDRx) <br> Logic 1 Voltage <br> Logic 0 Voltage <br> Input Resistance <br> Input Capacitance | Full <br> Full <br> $25^{\circ} \mathrm{C}$ <br> $25^{\circ} \mathrm{C}$ | 1.2 | $\begin{array}{l\|l}  & \text { DRVDD }+0.3 \\ & 0.3 \\ 30 \text { (26 for SDIO) } & \\ 2 \text { (5 for SDIO) } & \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{k} \Omega \\ & \mathrm{pF} \end{aligned}$ |
| LOGIC INPUT (CSB) <br> Logic 1 Voltage Logic 0 Voltage Input Resistance Input Capacitance | Full <br> Full <br> $25^{\circ} \mathrm{C}$ <br> $25^{\circ} \mathrm{C}$ | 1.2 |  DRVDD +0.3 <br> 26 0.3 <br> 2  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{k} \Omega \\ & \mathrm{pF} \end{aligned}$ |
| $\begin{aligned} & \text { LOGIC OUTPUT }(\text { SDIO })^{3} \\ & \text { Logic } 1 \text { Voltage }(\mathrm{loH}=800 \mu \mathrm{~A}) \\ & \text { Logic } 0 \text { Voltage }(\mathrm{loL}=50 \mu \mathrm{~A}) \\ & \hline \end{aligned}$ | Full Full |  | 1.79 0.05 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| DIGITAL OUTPUTS (DOUTx+, DOUTx-), ANSI-644 <br> Logic Compliance <br> Differential Output Voltage (Vod) <br> Output Offset Voltage (Vos) <br> Output Coding (Default) | Full <br> Full <br> Full <br> Full | $\begin{aligned} & 247 \\ & 1.125 \end{aligned}$ | LVDS $454$ $1.375$ <br> Offset binary | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{~V} \end{aligned}$ |
| DIGITAL OUTPUTS (DOUTx+, DOUTx-), LOW POWER, REDUCED SIGNAL OPTION <br> Logic Compliance <br> Differential Output Voltage (Vod) <br> Output Offset Voltage (Vos) <br> Output Coding (Default) | Full <br> Full <br> Full <br> Full | $\begin{aligned} & 150 \\ & 1.10 \end{aligned}$ | LVDS $\begin{aligned} & 250 \\ & 1.30 \end{aligned}$ <br> Offset binary | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{~V} \end{aligned}$ |
| LOGIC OUTPUT (GPOO/GPO1/GPO2/GPO3) <br> Logic 0 Voltage (lot $=50 \mu \mathrm{~A}$ ) | Full <br> Full |  | 0.05 | V |

[^1]
## AD9674

## SWITCHING SPECIFICATIONS

$\mathrm{AVDD} 1=1.8 \mathrm{~V}, \mathrm{AVDD} 2=3.0 \mathrm{~V}, \mathrm{DVDD}=1.4 \mathrm{~V}, \mathrm{DRVDD}=1.8 \mathrm{~V}$, full temperature range $\left(0^{\circ} \mathrm{C}\right.$ to $\left.85^{\circ} \mathrm{C}\right), \mathrm{RF}$ decimator bypassed, and digital HPF bypassed, unless otherwise noted.

Table 3.

| Parameter ${ }^{1}$ | Temperature | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CLOCK ${ }^{2}$ |  |  |  |  |  |
| Clock Rate |  |  |  |  |  |
| 40 MSPS (Mode I) | Full | 20.5 |  | 40 | MHz |
| 65 MSPS (Mode II) | Full | 20.5 |  | 65 | MHz |
| 80 MSPS (Mode III) ${ }^{3}$ | Full | 20.5 |  | 80 | MHz |
| 125 MSPS (Mode IV) ${ }^{4}$ | Full | 20.5 |  | 125 | MHz |
| Clock Pulse Width High ( $\mathrm{t}_{\text {HH }}$ ) | Full |  | 3.75 |  | ns |
| Clock Pulse Width Low (tel) | Full |  | 3.75 |  | ns |
| OUTPUT PARAMETERS ${ }^{2,5}$ |  |  |  |  |  |
| Propagation Delay ( $\mathrm{tpD}^{\text {) }}$ | Full | $10.8-1.5 \times \mathrm{t}_{\mathrm{DCO}}$ | 10.8 | $10.8+1.5 \times \mathrm{t}_{\text {dco }}$ | ns |
| Rise Time ( $\mathrm{t}_{\mathrm{R}}$ ) (20\% to 80\%) | Full |  | 300 |  | ps |
| Fall Time ( $\mathrm{t}_{\mathrm{F}}$ ) (20\% to 80\%) | Full |  | 300 |  | ps |
| DCO $\pm$ Period (toco) ${ }^{6}$ | Full |  | tsample/7 |  | ns |
| FCO $\pm$ Propagation Delay ( $\mathrm{t}_{\text {Fco }}$ ) | Full | $10.8-1.5 \times$ toco | 10.8 | $10.8+1.5 \times$ t $_{\text {cco }}$ | ns |
| DCO $\pm$ Propagation Delay (tcpD $)^{7}$ | Full |  | $\mathrm{t}_{\text {FCO }}+\left(\mathrm{t}_{\text {SAMPLE }} / 28\right)$ |  | ns |
| DCO $\pm$ to Data Delay (taata) ${ }^{7}$ | Full | (tsample/28) - 300 | tsample/28 | $\left(t_{\text {SAMPLL }} / 28\right)+300$ | ps |
| DCO $\pm$ to $\mathrm{FCO} \pm$ Delay (trrame $)^{7}$ | Full | (tsample/28) - 300 | $\mathrm{tsample}^{\text {/ }}$ 8 | $\left(t_{\text {sample }} / 28\right)+300$ | ps |
| Data to Data Skew (tdata-max - $\mathrm{t}_{\text {data-min }}$ ) | Full |  | $\pm 225$ | $\pm 400$ | ps |
| TX_TRIG $\pm$ to $\mathrm{CLK} \pm$ Setup Time (tsetup) | $25^{\circ} \mathrm{C}$ | 1 |  |  | ns |
| TX_TRIG $\pm$ to CLK $\pm$ Hold Time (thoь) | $25^{\circ} \mathrm{C}$ | 1 |  |  | ns |
| Wake-Up Time (Standby) | $25^{\circ} \mathrm{C}$ |  | 2 |  | $\mu \mathrm{s}$ |
| Wake-Up Time (Power-Down) | $25^{\circ} \mathrm{C}$ |  | 375 |  |  |
| ADC Pipeline Latency | Full |  | 16 |  | Clock cycles |
| APERTURE |  |  |  |  |  |
| Aperture Uncertainty (Jitter), $\mathrm{t}_{\mathrm{A}}$ | $25^{\circ} \mathrm{C}$ |  | <1 |  | ps rms |
| LO GENERATION |  |  |  |  |  |
| $\mathrm{MLO} \pm$ Frequency |  |  |  |  |  |
| 4LO Mode | Full | 4 |  | 40 | MHz |
| 8LO Mode | Full | 8 |  | 80 | MHz |
| 16LO Mode | Full | 16 |  | 160 | MHz |
| RESET $\pm$ to MLO $\pm$ Setup Time (tserup) | Full | 1 | $\mathrm{tmLo}_{\text {/ }}$ |  | ns |
| RESET $\pm$ to MLO $\pm$ Hold Time (thoьр) | Full | 1 | $\mathrm{tmLo}^{\text {/2 }}$ |  | ns |

${ }^{1}$ For a complete set of definitions and information about how these tests were completed, see the AN-835 Application Note, Understanding High Speed ADC Testing and Evaluation.
${ }^{2}$ The clock can be adjusted via the SPI.
${ }^{3}$ Mode III must have the RF decimator enabled, unless DVDD runs at 1.8 V and 12-bit mode is configured.
${ }^{4}$ Mode IV must have the RF decimator enabled.
${ }^{5}$ Measurements were made using the device soldered to FR-4 material.
${ }^{6} \mathrm{t}_{\text {SAMPLE }} / 7$ is based on the number of bits (14) divided by 2 because the interface uses DDR sampling.
${ }^{7}$ tSAMPLE/ 28 is based on the number of bits (14) multiplied by 2 because the delays are based on half duty cycles.

## Data Sheet

## ADC Timing Diagram



Figure 2. 14-Bit Data Serial Stream (Default, RF Decimator Bypassed, Digital HPF Bypassed), One Channel perLane Mode, FCOMode = Word

## CW Doppler Timing Diagram



Figure 3. CW Doppler Mode Input MLO $\pm$, Continuous Synchronous RESET $\pm$ Timing, Sampled on the Falling MLO $\pm$ Edge, $4 L O$ Mode


Figure 4. CW Doppler Mode Input MLO $\pm$, Continuous Synchronous RESET $\pm$ Timing, Sampled on the Falling MLO $\pm$ Edge, $8 L O$ Mode


## ABSOLUTE MAXIMUM RATINGS

Table 4.

| Parameter | Rating |
| :---: | :---: |
| AVDD1 to GND | -0.3 V to +2.0 V |
| AVDD2 to GND | -0.3 V to +3.9 V |
| DVDD to GND | -0.3 V to +2.0 V |
| DRVDD to GND | -0.3 V to +2.0 V |
| GND to GND | -0.3 V to +0.3 V |
| AVDD2 to AVDD1 | -2.0 V to +3.9 V |
| AVDD1 to DRVDD | -2.0 V to +2.0 V |
| AVDD2 to DRVDD | -2.0 V to +3.9 V |
| Digital Outputs (DOUTx+, DOUTx-, $\mathrm{DCO}+, \mathrm{DCO}-, \mathrm{FCO}+, \mathrm{FCO}-)$ to GND | -0.3 V to DRVDD +0.3 V |
| LI-x, LG-x, LO-x, LOSW-x, CWI-, CWI+, CWQ-, CWQ+, GAIN+, GAIN-, RESET+, RESET-, MLO+, MLO-, GPO0, GPO1, GPO2, GPO3 to GND | -0.3 V to AVDD2 + 0.3 V |
| CLK+,CLK-,TX_TRIG+,TX_TRIG-, VREF to GND | -0.3 V to AVDD1 + 0.3 V |
| SDIO, PDWN, STBY, SCLK, CSB, ADDRx | -0.3 V to DRVDD +0.3 V |
| Operating Temperature Range (Ambient) | $0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| Storage Temperature Range (Ambient) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature | $150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec ) | $300^{\circ} \mathrm{C}$ |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL IMPEDANCE

Table 5.

| Symbol | Description | Value $^{1}$ | Unit |
| :--- | :--- | :--- | :--- |
| $\theta_{\text {JA }}$ | Junction to ambient thermal <br> resistance, 0.0 $\mathrm{m} /$ sec airflow per <br> JEDEC JESD51-2 (still air) | 22.0 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\Psi_{J B}$ | Junction to board thermal <br> characterization parameter, $0 \mathrm{~m} / \mathrm{sec}$ <br> airflow per JEDEC JESD51-8 (still air) | 9.2 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Junction to top of package <br> characterization parameter, 0 $\mathrm{m} / \mathrm{sec}$ <br> airflow per JEDEC JESD51-2 (still air) | 0.12 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |

${ }^{1}$ Results are from simulations. The printed circuit board (PCB) is JEDEC multilayer. Thermal performance for actual applications requires careful inspection of the conditions in the application to determine whether they are similar to those assumed in these calculations.

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

PIN CONFIGURATION AND FUNCTION DESCRIPTIONS

|  | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A | LI-E | LI-F | LI-G | Li-H | VREF | RBIAS | GAIN+ | GAIN- | LI-A | LI-B | LI-C | LI-D |
| B | LG-E | LG-F | LG-G | LG-H | GND | GND | CLNA | GND | LG-A | LG-B | LG-C | LG-D |
| c | LO-E | LO-F | LO-G | LO-H | GND | GND | GND | GND | LO-A | LO-B | LO-C | LO-D |
| D | LOSW-E | LOSW-F | LOSW-G | LOSW-H | GND | GND | GND | GND | LOSW-A | Losw-B | LOSW-C | LOSW-D |
| E | GND | AVDD2 | AVDD2 | AVDD2 | GND | GND | GND | GND | AVDD2 | AVDD2 | AVDD2 | GND |
| F | AVDD1 | GND | AVDD1 | GND | AVDD1 | GND | GND | AVDD1 | GND | AVDD1 | GND | AVDD1 |
| G | GND | AVDD1 | GND | DVDD | GND | GND | GND | GND | AVDD1 | GND | DVDD | GND |
| H | CLK- | TX_TRIG- | GND | GND | GND | GND | ADDR4 | ADDR3 | ADDR2 | ADDR1 | ADDR0 | CSB |
| J | CLK+ | TX_TRIG+ | cWQ+ | GND | CWI+ | AVDD2 | MLO+ | RESET- | GPO3 | GPO1 | PDWN | SDIO |
| K | GND | GND | cwQ- | GND | CWI- | AVDD2 | MLO- | RESET+ | GPO2 | GPOO | StBY | SCLK |
| L | DRVDD | DOUTH+ | DOUTG+ | DOUTF+ | DOUTE+ | DCO+ | FCO+ | DOUTD+ | DOUTC+ | DOUTB+ | DOUTA+ | DRVDD |
| M | GND | DOUTH- | DOUTG- | DOUTF- | DOUTE- | DCO- | FCO- | DOUTD- | DOUTC- | DOUTB- | DOUTA- | GND |

Figure 7. Pin Configuration

|  |  | 2 |  | 4 |  | 6 |  | 8 |  |  | 10 |  | 12 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 1 |  | 3 |  | 5 |  | 7 |  | 9 |  |  | 11 |  |
| A | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | O | 0 | O | $\bigcirc$ | 0 |
| B | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | - | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ |
| C | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | - | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ |
| D | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | O | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ |  | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ |
| E | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | O |  | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ |
| F | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | O |  | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ |
| G | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ |  | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ |
| H | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | - | $\bigcirc$ | 0 | - | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ |
| J | $\bigcirc$ | O | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | 0 |  | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ |
| K | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | O | $\bigcirc$ | 0 |  | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ |
| L | $\bigcirc$ | O | $\bigcirc$ | $\bigcirc$ | - | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | 0 | - | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ |
| M | $\bigcirc$ | O | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | - | O | - | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ |
|  |  |  |  |  |  | TOP Not $t$ |  | $\begin{aligned} & \mathrm{EW} \\ & \text { cale) } \end{aligned}$ |  |  |  |  |  |

Figure 8. CSP_BGA Pin Location

Table 6. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| B5, B6, B8, C5 to C8, D5 to D8, E1, E5 to E8, E12, F2, F4, F6, F7, F9, F11, G1, G3, G5 to G8, G10, G12, H3 to H6, J4, K1, K2, K4, M1, M12 | GND | Ground. Tie to a quiet analog ground. |
| F1, F3, F5, F8, F10, F12, G2, G9 | AVDD1 | 1.8V Analog Supply. |
| G4, G11 | DVDD | 1.4 V/1.8 V Digital Supply. |
| E2 to E4, E9 to E11, J6, K6 | AVDD2 | 3.0 V Analog Supply. |
| B7 | CLNA | LNA External Capacitor. |
| L1, L12 | DRVDD | 1.8V Digital Output Driver Supply. |
| C1 | LO-E | LNA Analog Inverted Output for Channel E. |
| D1 | LOSW-E | LNA Analog Switched Output for Channel E. |
| A1 | LI-E | LNA Analog Input for Channel E. |
| B1 | LG-E | LNA Ground for Channel E. |
| C2 | LO-F | LNA Analog Inverted Output for Channel F. |
| D2 | LOSW-F | LNA Analog Switched Output for Channel F. |
| A2 | LI-F | LNA Analog Input for Channel F. |
| B2 | LG-F | LNA Ground for Channel F. |
| C3 | LO-G | LNA Analog Inverted Output for Channel G. |
| D3 | LOSW-G | LNA Analog Switched Output for Channel G. |
| A3 | LI-G | LNA Analog Input for Channel G. |
| B3 | LG-G | LNA Ground for Channel G. |
| C4 | LO-H | LNA Analog Inverted Output for Channel H. |
| D4 | LOSW-H | LNA Analog Switched Output for Channel H. |
| A4 | LI-H | LNA Analog Input for Channel H. |
| B4 | LG-H | LNA Ground for Channel H. |
| H1 | CLK- | Clock Input Complement. |
| J1 | CLK+ | Clock Input True. |
| H2 | TX_TRIG- | Transmit Trigger Complement. |
| J2 | TX_TRIG+ | Transmit Trigger True. |
| H11 | ADDR0 | Chip Address Bit 0. |
| H10 | ADDR1 | Chip Address Bit 1. |
| H9 | ADDR2 | Chip Address Bit 2. |
| H8 | ADDR3 | Chip Address Bit 3. |
| H7 | ADDR4 | Chip Address Bit 4. |
| M2 | DOUTH- | ADC Channel H Digital Output Complement. |
| L2 | DOUTH+ | ADC Channel H Digital Output True. |
| M3 | DOUTG- | ADC Channel G Digital Output Complement. |
| L3 | DOUTG+ | ADC Channel G Digital Output True. |
| M4 | DOUTF- | ADC Channel F Digital Output Complement. |
| L4 | DOUTF+ | ADC Channel F Digital Output True. |
| M5 | DOUTE- | ADC Channel E Digital Output Complement. |
| L5 | DOUTE+ | ADC Channel E Digital Output True. |
| M6 | DCO- | Digital Clock Output Complement. |
| L6 | DCO+ | Digital Clock Output True. |
| M7 | FCO- | Frame Clock Digital Output Complement. |
| L7 | FCO+ | Frame Clock Digital Output True. |
| M8 | DOUTD- | ADC Channel D Digital Output Complement. |
| L8 | DOUTD+ | ADC Channel D Digital Output True. |
| M9 | DOUTC- | ADC Channel C Digital Output Complement. |
| L9 | DOUTC+ | ADC Channel C Digital Output True. |
| M10 | DOUTB- | ADC Channel B Digital Output Complement. |
| L10 | DOUTB+ | ADC Channel B Digital Output True. |
| M11 | DOUTA- | ADC Channel A Digital Output Complement. |


| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| L11 | DOUTA+ | ADC Channel A Digital Output True. |
| K11 | STBY | Standby Power-Down. |
| J11 | PDWN | Full Power-Down. |
| K12 | SCLK | Serial Clock. |
| J12 | SDIO | Serial Data Input/Output. |
| H12 | CSB | Chip Select Bar. |
| B9 | LG-A | LNA Ground for Channel A. |
| A9 | LI-A | LNA Analog Input for Channel A. |
| D9 | LOSW-A | LNA Analog Switched Output for Channel A. |
| C9 | LO-A | LNA Analog Inverted Output for Channel A. |
| B10 | LG-B | LNA Ground for Channel B. |
| A10 | LI-B | LNA Analog Input for Channel B. |
| D10 | LOSW-B | LNA Analog Switched Output for Channel B. |
| C10 | LO-B | LNA Analog Inverted Output for Channel B. |
| B11 | LG-C | LNA Ground for Channel C. |
| A11 | LI-C | LNA Analog Input for Channel C. |
| D11 | LOSW-C | LNA Analog Switched Output for Channel C. |
| C11 | LO-C | LNA Analog Inverted Output for Channel C. |
| B12 | LG-D | LNA Ground for Channel D. |
| A12 | LI-D | LNA Analog Input for Channel D. |
| D12 | LOSW-D | LNA Analog Switched Output for Channel D. |
| C12 | LO-D | LNA Analog Inverted Output for Channel D. |
| K10 | GPO0 | General-Purpose Open-Drain Output 0. |
| J10 | GPO1 | General-Purpose Open-Drain Output 1. |
| K9 | GPO2 | General-Purpose Open-Drain Output 2. |
| J9 | GPO3 | General-Purpose Open-Drain Output 3. |
| J8 | RESET- | Synchronizing Input for LO Divide-by-M Counter Complement. |
| K8 | RESET+ | Synchronizing Input for LO Divide-by-M Counter True. |
| K7 | MLO- | CW Doppler Multiple Local Oscillator Input Complement. |
| J7 | MLO+ | CW Doppler Multiple Local Oscillator Input True. |
| A8 | GAIN- | Gain Control Voltage Input Complement. |
| A7 | GAIN+ | Gain Control Voltage Input True. |
| A6 | RBIAS | External Resistor to Set the Internal ADC Core Bias Current. |
| A5 | VREF | Voltage Reference Input/Output. |
| K5 | CWI- | CW Doppler I Output Complement. |
| J5 | CWI+ | CW Doppler I Output True. |
| K3 | CWQ- | CW Doppler Q Output Complement. |
| J3 | CWQ+ | CW Doppler Q Output True. |

## TYPICAL PERFORMANCE CHARACTERISTICS

## TGC MODE

Mode $\mathrm{I}=\mathrm{f}_{\text {SAMPLE }}=40 \mathrm{MSPS}, \mathrm{f}_{\mathrm{IN}}=5 \mathrm{MHz}, \mathrm{LO}$ band mode, $\mathrm{R}_{\mathrm{s}}=50 \Omega, \mathrm{R}_{\mathrm{FB}}=\infty$ (unterminated), LNA gain $=21.6 \mathrm{~dB}$, LNA bias = midhigh, PGA gain $=27 \mathrm{~dB}, \mathrm{~V}_{\text {GAIN }}=(\mathrm{GAIN}+)-($ GAIN -$)=1.6 \mathrm{~V}, \mathrm{AAF}$ LPF cutoff $=\mathrm{f}_{\text {SAMPLE }} / 3, \mathrm{HPF}$ cutoff $=\mathrm{LPF}$ cutoff $/ 12$ (default), RF decimator bypassed, and digital HPF bypassed, unless otherwise noted.


Figure 9. Gain Error vs. VGAIN


Figure 10. Gain Error Histogram, $V_{\text {GAIN }}=-1.28 \mathrm{~V}$


Figure 11. Gain Error Histogram, $V_{G A I N}=0 \mathrm{~V}$


Figure 12. Gain Error Histogram, $V_{G A I N}=1.28 \mathrm{~V}$
产
Figure 13. Gain Matching Histogram, $V_{G A I N}=-1.2 \mathrm{~V}$


Figure 14. Gain Matching Histogram, $V_{\text {GAIN }}=1.2 \mathrm{~V}$


Figure 15. Short-Circuit, Input Referred Noise vs. Frequency


Figure 16. Short-Circuit, Output Referred Noise vs. Channel Gain, PGA Gain $=21 \mathrm{~dB}, V_{\text {GAIN }}=1.6 \mathrm{~V}$


Figure 17. SNR vs. Channel Gain and PGA Gain, $A_{\text {out }}=-1.0 \mathrm{dBFS}$


Figure 18. SNR vs. Channel Gain and LNA Gain, Output Amplitude (Aout) $=-1.0 \mathrm{dBFS}$


Figure 19. SNR vs. Channel Gain and PGA Gain, Input Amplitude $\left(A_{\text {IN }}\right)=-45 \mathrm{dBm}$


Figure 20. AAF Pass-Band Response, LPF Cutoff $=1 \times(1 / 3) \times f_{\text {SAMPLE }}$, HPF = LPF Cutoff/12


Figure 21. Second-Order and Third-Order Harmonic Distortion vs. Input Frequency, $A_{\text {out }}=-1.0 \mathrm{dBFS}$


Figure 22. Second-Order Harmonic Distortion vs. Channel Gain, $A_{\text {out }}=-1.0 \mathrm{dBFS}$


Figure 23. Third-Order Harmonic Distortion vs. Channel Gain, $A_{\text {out }}=-1.0 \mathrm{dBFS}$


Figure 24. Second-Order Harmonic Distortion vs. ADC Output Level ( $A_{\text {out }}$ )


Figure 25. Third-Order Harmonic Distortion vs. ADC Output Level (Aout)


Figure 26. TGC Path Phase Noise, LNA Gain $=21.6 d B, P G A$ Gain $=27 d B$, $V_{\text {GAIN }}=0 \mathrm{~V}$


Figure 27. LNA Input Impedance Magnitude and Phase, Unterminated


Figure 28. IMD3 vs. Channel Gain


Figure 29. IMD3 vs. ADC Output Level (Aout)


Figure 30. Noise Figure vs. Frequency, $R_{s}=R_{I N}=100 \Omega, L N A$ Gain $=17.9 \mathrm{~dB}$, $P G A$ Gain $=30 \mathrm{~dB}, V_{\text {GAIN }}=1.6 \mathrm{~V}$

## Data Sheet

## CW DOPPLER MODE

$\mathrm{f}_{\mathrm{NN}}=5 \mathrm{MHz}, \mathrm{f}_{\mathrm{LO}}=20 \mathrm{MHz}, 4 \mathrm{LO}$ mode, $\mathrm{R}_{\mathrm{s}}=50 \Omega$, LNA gain $=21.6 \mathrm{~dB}$, LNA bias $=$ midhigh, all CW channels enabled, phase rotation $=0^{\circ}$.


Figure 31. Noise Figure vs. Baseband Frequency


Figure 32. SNR vs. Baseband Frequency, -3 dBFS LNA Input

## THEORY OF OPERATION



Figure 33. Simplified Block Diagram of a Single Channel

Each channel of the AD9674 contains both a TGC signal path and a CW Doppler signal path. Common to both signal paths, the LNA provides four user adjustable input impedance termination options for matching different probe impedances. The CW Doppler path includes an I/Q demodulator with the programmable phase rotation needed for analog beamforming. The TGC path includes a differential X -AMP ${ }^{\bullet} \mathrm{VGA}$, an antialiasing filter, an ADC , and a digital HPF and RF decimator. Figure 33 shows a simplified block diagram with the external components.

## TGC OPERATION

The system gain is distributed as listed in Table 7.
Table 7. Channel Analog Gain Distribution

| Section | Nominal Gain (dB) |
| :--- | :--- |
| LNA | $15.6 / 17.9 / 21.6\left(\mathrm{LNA}_{\text {GAII }}\right)^{1}$ |
| Attenuator | -45 to $0\left(\mathrm{VGA}_{\text {ATT }}\right)$ |
| VGA Amplifier | $21 / 24 / 27 / 30\left(\mathrm{PGA}_{G A I N)}\right)^{1}$ |
| Filter | 0 |
| ADC | 0 |
| The slashes represent the LNA and PGA gain settings that can change using |  |
| SPI registers. |  |

Each LNA output is dc-coupled to a VGA input. The VGA consists of an attenuator with a -45 dB to 0 dB range followed by an amplifier with $21 \mathrm{~dB}, 24 \mathrm{~dB}, 27 \mathrm{~dB}$, or 30 dB of gain. The X-AMP gain interpolation technique results in low gain error and uniform bandwidth; differential signal paths minimize distortion.
The linear in dB gain (law conformance) range of the TGC path is 45 dB . The slope of the gain control interface is $14 \mathrm{~dB} / \mathrm{V}$, and the gain control range is -1.6 V to +1.6 V . Equation 1 is the expression for the differential voltage, $\mathrm{V}_{\mathrm{GAIN}}$, at the gain control interface. Equation 2 is the expression for the VGA attenuation, $\mathrm{VGA}_{\mathrm{ATT}}$, as a function of $\mathrm{V}_{\text {Gain. }}$.

$$
\begin{align*}
& V_{\text {GAIN }}(\mathrm{V})=(\text { GAIN }+)-(\text { GAIN }-)  \tag{1}\\
& V_{G A_{A T T}}(\mathrm{~dB})=-14(\mathrm{~dB} / \mathrm{V}) \times\left(1.6-V_{\text {GAIN }}\right) \tag{2}
\end{align*}
$$

The total channel gain can then be calculated as shown in Equation 3.

$$
\begin{equation*}
\text { Channel Gain }(\mathrm{dB})=L N A_{G A I N}+V G A_{A T T}+P G A_{G A I N} \tag{3}
\end{equation*}
$$

In its default condition, the LNA has a gain of $21.6 \mathrm{~dB}(12 \times)$, and the VGA postamplifier gain is 24 dB . If the voltage on the GAIN+ pin is 0 V and the voltage on the GAIN- pin is 1.6 V ( 45.1 dB attenuation), the total gain of the channel is 0.5 dB if the LNA input is unmatched. The channel gain is -5.5 dB if the LNA is matched to $50 \Omega\left(\mathrm{R}_{\mathrm{FB}}=300 \Omega\right)$. However, if the voltage on the GAIN+ pin is 1.6 V and the voltage on the GAIN- pin is 0 V ( 0 dB attenuation), $\mathrm{VGA}_{\text {ATT }}$ is 0 dB . This results in a total gain of 45.3 dB through the TGC path if the LNA input is unmatched, or in a total gain of 39.3 dB , if the LNA input is matched. Similarly, if the LNA input is unmatched and has a gain of $21.6 \mathrm{~dB}(12 \times)$, and the VGA postamplifier gain is 30 dB , the channel gain is approximately 52 dB with $0 \mathrm{~dB} \mathrm{VGA}_{\text {att }}$.
In addition to the analog VGA attenuation described in Equation 2, the attenuation level can be digitally controlled in 3.5 dB increments. Equation 3 is still valid, and the value of $\mathrm{VGA}_{\text {att }}$ is equal to the attenuation level set in Address 0x011, Bits[7:4].

## Low Noise Amplifier (LNA)

Good system sensitivity relies on a proprietary ultralow noise LNA at the beginning of the signal chain, which minimizes the noise contribution in the following VGA. Active impedance control optimizes noise performance for applications that benefit from input impedance matching.
The LNA input, LI-x, is capacitively coupled to the source. An on-chip bias generator establishes dc input bias voltages of approximately 2.2 V and centers the output common-mode levels at 1.5 V (AVDD2 divided by 2 ). A capacitor, $\mathrm{C}_{\mathrm{LG}}$, of the same value as the input coupling capacitor, $\mathrm{C}_{\mathrm{S}}$, is connected from LG-x to ground.

The LNA supports three gain settings, $21.6 \mathrm{~dB}, 17.9 \mathrm{~dB}$, or 15.6 dB , set through the SPI. Overload protection ensures quick recovery time from large input voltages.

Low value feedback resistors and the current driving capability of the output stage allow the LNA to achieve a low input referred noise voltage of $0.78 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ (at a gain of 21.6 dB ). On-chip resistor matching results in precise single-ended gains, which are critical for accurate impedance control. The use of a fully differential topology and negative feedback minimizes distortion. Low second-order harmonic distortion is particularly important in harmonic ultrasound imaging applications.

## Active Impedance Matching

The LNA consists of a single-ended voltage gain amplifier with differential outputs; the negative output is externally available on two output pins (LO-x and LOSW-x) that are controlled via internal switches. This configuration allows active input impedance synthesis of three different impedance values (and an unterminated value) by connecting up to two external resistances in parallel and controlling the internal switch states via the SPI. For example, with a fixed gain of $8 \times(17.9 \mathrm{~dB})$, an active input termination is synthesized by connecting a feedback resistor between the negative output pin, LO-x, and the positive input pin, LI-x. This well-known technique is used for interfacing multiple probe impedances to a single system. The input resistance calculation is shown in Equation 4.

$$
\begin{equation*}
R_{I N}=\frac{\left(R_{F B 1}+20 \Omega\right) \|\left(R_{F B 2}+20 \Omega\right)+30 \Omega}{\left(1+\frac{A}{2}\right)} \tag{4}
\end{equation*}
$$

where $\mathrm{A} / 2$ is the single-ended gain or the gain from the LI-x inputs to the LO-x outputs, $\mathrm{R}_{\mathrm{FB}}$ and $\mathrm{R}_{\mathrm{FB2}}$ are the external feedback resistors, the $20 \Omega$ is the internal switch on resistance, and the $30 \Omega$ is an internal series resistance common to the two internal switches. $\mathrm{R}_{\mathrm{FB}}$ can equal to $\mathrm{R}_{\mathrm{FB}}, \mathrm{R}_{\mathrm{FB} 2}$, or $\left(\mathrm{R}_{\mathrm{FB} 1}+20 \Omega\right)\left|\mid\left(\mathrm{R}_{\mathrm{FB} 2}+20 \Omega\right)\right.$ depending on the connection status of the internal switches.
Because the amplifier has a gain of $8 \times$ from its input to its differential output, it is important to note that the gain, $\mathrm{A} / 2$, is the gain from the LI-x pin to the LO-x pin, and that it is 6 dB less than the gain of the amplifier, or $12.1 \mathrm{~dB}(4 \times)$. The input resistance is reduced by an internal bias resistor of $6 \mathrm{k} \Omega$ in parallel with the source resistance connected to the LI-x pin and with the LG-x pin ac grounded. Equation 5 can be used to calculate the required $\mathrm{R}_{\mathrm{FB}}$ for a desired $\mathrm{R}_{\mathbb{N}}$, even for higher values of $\mathrm{R}_{\mathrm{IN}}$.

$$
\begin{equation*}
R_{I N}=\frac{\left(R_{F B 1}+20 \Omega\right) \|\left(R_{F B 2}+20 \Omega\right)+30 \Omega}{\left(1+\frac{A}{2}\right)} \| 6 \mathrm{k} \Omega \tag{5}
\end{equation*}
$$

For example, to set $\mathrm{R}_{\text {IN }}$ to $200 \Omega$ with a single-ended LNA gain of $12.1 \mathrm{~dB}(4 \times)$, the value of $\mathrm{R}_{\mathrm{FB}}$ from Equation 4 must be $950 \Omega$ while the switch for $R_{\text {FB2 }}$ is open. If the more accurate equation (Equation 5) is used to calculate $\mathrm{R}_{\mathrm{IN}}$, the value is then $194 \Omega$ instead of $200 \Omega$, resulting in a gain error of less than 0.27 dB . Some factors, such as the presence of a dynamic source resistance, may influence the absolute gain accuracy more significantly.

At higher frequencies, the input capacitance of the LNA must be considered. The user must determine the level of matching accuracy and adjust $\mathrm{R}_{\mathrm{FB}}$ accordingly.
$\mathrm{R}_{F B}$ is the resulting impedance of the $\mathrm{R}_{\mathrm{FB}}$ and $\mathrm{R}_{\mathrm{FB2} 2}$ combination (see Figure 33). Using Address 0x02C in the SPI memory, the AD9674 can be programmed for four impedance matching options: three active terminations and one unterminated option. Table 8 shows an example of how to select $\mathrm{R}_{\mathrm{FB} 1}$ and $\mathrm{R}_{\mathrm{FB2}}$ for $\mathrm{R}_{\mathrm{IN}}=66 \Omega, 100 \Omega$, and $200 \Omega$ input impedances for an LNA gain $=21.6 \mathrm{~dB}(12 \times)$.

Table 8. Active Termination Example for LNA Gain $=21.6 \mathrm{~dB}$, $R_{\mathrm{FB} 1}=650 \Omega$, and $\mathrm{R}_{\mathrm{FB} 2}=1350 \Omega$

| Reg. 0x02C, <br> Bits[1:0] | Rs $\left._{\mathbf{s}} \boldsymbol{\Omega} \mathbf{\Omega}\right)$ | LO-x <br> Switch | LOSW-x <br> Switch | R $_{\text {FB }}(\mathbf{\Omega})$ | RiN $\mathbf{( \Omega )}$ <br> (Eq. 4) |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 00 (default) | 100 | On | Off | $R_{F B 1}$ | 100 |
| 01 | 50 | On | On | $R_{F B 1} \\| R_{F B 2}$ | 66 |
| 10 | 200 | Off | On | $R_{F B 2}$ | 200 |
| 11 | N/A ${ }^{1}$ | Off | Off | $\infty$ | $\infty$ |

${ }^{1}$ N/A means not applicable.
The bandwidth (BW) of the LNA is greater than 80 MHz . Ultimately, the BW of the LNA limits the accuracy of the synthesized $\mathrm{R}_{\text {IN }} . \mathrm{R}_{\text {IN }}=$ $\mathrm{R}_{\mathrm{s}}$ up to approximately $200 \Omega$. The best match is between 100 kHz and 10 MHz where the lower frequency limit is determined by the size of the ac coupling capacitors and the upper limit is determined by the LNA BW. Furthermore, the input capacitance and $R_{s}$ limit the BW at higher frequencies. Figure 34 shows input resistance ( $\mathrm{R}_{\text {IN }}$ ) vs. frequency for various $\mathrm{R}_{\mathrm{FB}}$ values.


Figure 34. Input Resistance ( $R_{I N}$ ) vs. Frequency for Various $R_{F B}$ Values (Effects of $R_{S}$ and $C_{S H}$ Are Also Shown)

For larger RIN values, parasitic capacitance starts rolling off the signal BW before the LNA can produce peaking. $\mathrm{C}_{s H}$ further degrades the match; therefore, do not use $\mathrm{C}_{\text {SH }}$ for values of $\mathrm{R}_{\mathrm{IN}}$ that are greater than $100 \Omega$ (see Figure 34).

Table 9 lists the recommended values for $\mathrm{R}_{\mathrm{FB}}$ and $\mathrm{C}_{\text {sH }}$ in terms of $R_{I N} . C_{F B}$ is needed in series with $R_{F B}$ because the dc levels at the LO-x pin and the LI-x pin are unequal.

Table 9. Active Termination External Component Values

| LNA Gain (dB) | $\mathbf{R}_{\text {IN }}(\mathbf{\Omega})$ | $\mathbf{R}_{\text {FB }}(\mathbf{\Omega})$ | Minimum $\mathbf{C}_{\mathbf{S H}}(\mathbf{p F})$ |
| :--- | :--- | :--- | :--- |
| 15.6 | 50 | 150 | 90 |
| 17.9 | 50 | 200 | 70 |
| 21.6 | 50 | 300 | 50 |
| 15.6 | 100 | 350 | 30 |
| 17.9 | 100 | 450 | 20 |
| 21.6 | 100 | 650 | 10 |
| 15.6 | 200 | 750 | Not applicable |
| 17.9 | 200 | 950 | Not applicable |
| 21.6 | 200 | 1350 | Not applicable |

## LNA Noise

The short-circuit noise voltage (input referred noise) is an important limit on system performance. The short-circuit noise voltage for the LNA is $0.78 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ at a gain of 21.6 dB , including the VGA noise at a VGA postamplifier gain of 27 dB . These measurements, which were taken without a feedback resistor, provide the basis for calculating the input noise and noise figure (NF) performance.
Figure 35 and Figure 36 are simulations of noise figure vs. Rs results with different input configurations and an input referred noise voltage of $2.5 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ for the VGA. The unterminated $\left(\mathrm{R}_{\mathrm{FB}}=\infty\right)$ operation exhibits the lowest equivalent input noise and noise figure. Figure 36 shows the noise figure vs. the source resistance rising at low $\mathrm{R}_{\mathrm{s}}$, where the LNA voltage noise is large compared with the source noise, and at high $R_{s}$ due to the noise contribution from $\mathrm{R}_{\mathrm{Fb}}$. The lowest NF is achieved when Rs matches Rin.
Figure 35 shows the relative noise figure performance. With an LNA gain of 21.6 dB , the input impedance is swept with $\mathrm{Rs}_{\mathrm{s}}$ to preserve the match at each point. The noise figures for a source impedance of $50 \Omega$ are $7 \mathrm{~dB}, 4 \mathrm{~dB}$, and 2.5 dB for the shunt termination, active termination, and unterminated configurations, respectively. The noise figures for $200 \Omega$ are $4.5 \mathrm{~dB}, 1.7 \mathrm{~dB}$, and 1 dB , respectively.


Figure 35. Noise Figure vs. Rs for Shunt Termination, Active Termination Matched and Unterminated Inputs, $V_{G A I N}=1.6 \mathrm{~V}$

Figure 36 shows the noise figure as it relates to $\mathrm{R}_{\mathrm{s}}$ for various values of $\mathrm{R}_{\text {IN }}$, which is helpful for design purposes.


Figure 36. Noise Figure vs. Rs for Various Fixed Values of RiN, Active Termination Matched Inputs, $V_{G A I N}=1.6 \mathrm{~V}$

## CLNA Connection

CLNA (Ball B7) must have a 1 nF capacitor attached to AVDD2.

## DC Offset Correction/High-Pass Filter

The AD9674 LNA architecture is designed to correct for dc offset voltages that can develop on the external Cs capacitor due to leakage of the transmit/receive switch during ultrasound transmit cycles. The dc offset correction, as shown in Figure 37, provides a feedback mechanism to the LG-x input of the LNA to correct for this dc voltage.


Figure 37. Simplified LNA Input Configuration

The feedback acts as a high-pass filter providing dynamic correction of the dc offset. The cutoff frequency of the high-pass filter response is dependent on the value of the $\mathrm{C}_{\mathrm{LG}}$ capacitor, the gain of the LNA ( $L^{\prime} A_{\text {GAIN }}$ ), and the $g_{\mathrm{m}}$ of the feedback transconductance amplifier. The $\mathrm{g}_{\mathrm{m}}$ value is programmed in Address 0x120, Bits[4:3]. It is required that $C_{S}$ be equal to $C_{L G}$ for proper operation.

Table 10. High-Pass Filter Cutoff Frequency, $f_{H P}$, for $C_{L G}=10 n F$

| Addr. <br> 0x120[4:3] | $\mathbf{g}_{\mathbf{m}}(\mathbf{m S})$ | $\mathbf{L N A}_{\text {GAIN }}=$ <br> $\mathbf{1 5 . 6 ~ d B}$ | LNA <br> $\mathbf{1 7 . 9} \mathbf{~ d B}$ | LNA <br> $\mathbf{2 1 . 6} \mathbf{~ d B}$ |
| :--- | :--- | :--- | :--- | :--- |
| 00 (default) | 0.5 mS | 41 kHz | 55 kHz | 83 kHz |
| 01 | 1.0 mS | 83 kHz | 110 kHz | 167 kHz |
| 10 | 1.5 mS | 133 kHz | 178 kHz | 267 kHz |
| 11 | 2.0 mS | 167 kHz | 220 kHz | 330 kHz |

For other values of $C_{L G}$, the high-pass filter cutoff frequency can be determined by scaling the values from Table 10 or by calculating the value based on $C_{L G}, L^{2} A_{G A I N}$, and $g_{m}$, as shown in Equation 6.

$$
\begin{equation*}
f_{H P}\left(C_{L G}\right)=\frac{1}{2 \times \pi} \times L N A_{G A I N} \times \frac{g_{m}}{C_{L G}}=f_{H P}(\text { Table 10 }) \times \frac{10 \mathrm{nF}}{C_{L G}} \tag{6}
\end{equation*}
$$

## Variable Gain Amplifier (VGA)

The differential X-AMP VGA provides precise input attenuation and interpolation. It has a low input referred noise of $2.5 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ and excellent gain linearity. The VGA is driven by a fully differential input signal from the LNA. The X-AMP architecture produces a linear in dB gain law conformance and low distortion levels, deviating only $\pm 0.5 \mathrm{~dB}$ or less from the ideal. The gain slope is monotonic with respect to the control voltage and is stable with variations in process, temperature, and supply. The resulting total gain range is 45 dB , allowing range loss at the endpoints.
The X-AMP inputs are part of a programmable gain amplifier (PGA) that completes the VGA. The PGA in the VGA can be programmed to a gain of $21 \mathrm{~dB}, 24 \mathrm{~dB}, 27 \mathrm{~dB}$, or 30 dB , allowing optimization of the channel gain for different imaging modes in the ultrasound system. The VGA bandwidth is greater than 100 MHz . The input stage is designed to ensure excellent frequency response uniformity across the gain setting. For TGC mode, the design of the input stage minimizes time delay variation across the gain range.

## Gain Control

The analog gain control interface, GAIN $\pm$, is a differential input. $\mathrm{V}_{\text {GAIN }}$ varies the gain of all VGAs through the interpolator by selecting the appropriate input stages connected to the input attenuator. The nominal $V_{\text {Gain }}$ range is $14 \mathrm{~dB} / \mathrm{V}$ from -1.6 V to +1.6 V , with the best gain linearity from approximately -1.44 V to +1.44 V , where the error is typically less than $\pm 0.5 \mathrm{~dB}$. For $\mathrm{V}_{\text {GAIN }}$ voltages greater than +1.44 V and less than -1.44 V , the error increases. The value of GAIN $\pm$ can exceed the supply voltage by 1 V without gain foldover.
The gain control response time is less than 750 ns to settle within $10 \%$ of the final value for a change from minimum to maximum gain.

The differential input pins, GAIN+ and GAIN--, can interface to an amplifier, as shown in Figure 38. Decouple and drive the GAIN+ and GAIN- pins to accommodate a 3.2 V full-scale input.


Figure 38. Differential GAIN $\pm$ Pin Configuration
The analog gain control can be disabled and the attenuator can be controlled digitally using Address 0x011, Bits[7:4]. The control range is 45 dB , and the step size is 3.5 dB .

## VGA Noise

In a typical application, a VGA compresses a wide dynamic range input signal to within the input span of an ADC. The input referred noise of the LNA limits the minimum resolvable input signal, whereas the output referred noise, which depends primarily on the VGA, limits the maximum instantaneous dynamic range that can be processed at any one particular gain control voltage. This latter limit is set in accordance with the total noise floor of the ADC.
The output referred noise is a flat $40 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ (postamplifier gain $=24 \mathrm{~dB}$ ) over most of the gain range because it is dominated by the fixed output referred noise of the VGA. At the high end of the gain control range, the noise of the LNA and the source prevail. The input referred noise reaches its minimum value near the maximum gain control voltage, where the input referred contribution of the VGA is miniscule.

At lower gains, the input referred noise and, therefore, the noise figure increase as the gain decreases. The instantaneous dynamic range of the system is not lost, however, because the input capacity increases as the input referred noise increases. The contribution of the ADC noise floor has the same dependence. The important relationship is the magnitude of the VGA output noise floor relative to that of the ADC.

Gain control noise is a concern in very low noise applications. Thermal noise in the gain control interface can modulate the channel gain. The resulting noise is proportional to the output signal level and is usually evident only when a large signal is present. Take care to minimize noise impinging at the GAIN $\pm$ inputs. An external RC filter can be used to remove $\mathrm{V}_{\text {GAIN }}$ source noise. The filter bandwidth must be sufficient to accommodate the desired control bandwidth and attenuate unwanted switching noise from the external digital-to-analog converters used to drive the gain control.
The AD9674 can bypass the GAIN $\pm$ inputs and control the gain of the attenuator digitally (see the Gain Control section). This mode removes any external noise contributions when active gain control is not needed.

## Antialiasing Filter (AAF)

The filter that the signal reaches prior to the ADC is used to reject dc signals and to band limit the signal for antialiasing. The antialiasing filter is a combination of a single-pole high-pass filter and a second-order low-pass filter. The high-pass filter can be configured as a ratio of the low-pass filter cutoff frequency. This is selectable using Address 0x02B, Bits[1:0].
The filter uses on-chip tuning to trim the capacitors and set the desired low-pass cutoff frequency and reduce variations. The
default -3 dB low-pass filter cutoff is $1 / 3,1 / 4.5$, or $1 / 6$ of the ADC sample clock rate. The cutoff can be scaled to $0.75,0.8,0.9,1.0$, $1.13,1.25$, or 1.45 times this frequency using Address $0 \times 00 \mathrm{~F}$. The cutoff tolerance $( \pm 10 \%)$ is maintained from 8 MHz to 18 MHz for low band mode or 13.5 MHz to 30 MHz for high band mode.

Table 11 and Table 12 calculate the valid SPI-selectable low-pass filter settings and the expected cutoff frequencies for low band mode and high band mode at the minimum and the maximum sample frequency in each speed mode.

Table 11. SPI-Selectable Low-Pass Filter Cutoff Options for Low Band Mode at Example Sampling Frequencies

| Address 0x00F[7:3] | LPF Cutoff <br> Frequency (MHz) | Sampling Frequency (MHz) |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 20.5 | 40 | 65 | 80 | 125 |
| 00000 | $1.45 \times(1 / 3) \times \mathrm{f}_{\text {SAMPLE }}$ | 9.91 | Out of tunable filter range | Out of tunable filter range | Out of tunable filter range | Out of tunable filter range |
| 00001 | $1.25 \times(1 / 3) \times \mathrm{f}_{\text {SAMPLE }}$ | 8.54 | 16.67 | Out of tunable filter range | Out of tunable filter range | Out of tunable filter range |
| 00010 | $1.13 \times(1 / 3) \times \mathrm{f}_{\text {SAMPLE }}$ | Out of tunable filter range | 15.00 | Out of tunable filter range | Out of tunable filter range | Out of tunable filter range |
| 00011 | $1.0 \times(1 / 3) \times \mathrm{f}_{\text {SAMPLE }}$ | Out of tunable filter range | 13.33 | Out of tunable filter range | Out of tunable filter range | Out of tunable filter range |
| 00100 | $0.9 \times(1 / 3) \times \mathrm{f}_{\text {SAMPLE }}$ | Out of tunable filter range | 12.00 | Out of tunable filter range | Out of tunable filter range | Out of tunable filter range |
| 00101 | $0.8 \times(1 / 3) \times \mathrm{f}_{\text {SAMPLE }}$ | Out of tunable filter range | 10.67 | 17.33 | Out of tunable filter range | Out of tunable filter range |
| 00110 | $0.75 \times(1 / 3) \times \mathrm{f}_{\text {SAMPLE }}$ | Out of tunable filter range | 10.00 | 16.25 | 16.82 | Out of tunable filter range |
| 01000 | $1.45 \times(1 / 4.5) \times \mathrm{f}_{\text {SAMPLE }}$ | Out of tunable filter range | 12.89 | 20.94 | Out of tunable filter range | Out of tunable filter range |
| 01001 | $1.25 \times(1 / 4.5) \times \mathrm{f}_{\text {SAMPLE }}$ | Out of tunable filter range | 11.11 | 18.06 | Out of tunable filter range | Out of tunable filter range |
| 01010 | $1.13 \times(1 / 4.5) \times \mathrm{f}_{\text {SAMPLE }}$ | Out of tunable filter range | 10.00 | 16.25 | Out of tunable filter range | Out of tunable filter range |
| 01011 | $1.0 \times(1 / 4.5) \times \mathrm{f}_{\text {SAMPLE }}$ | Out of tunable filter range | 8.89 | 14.44 | 17.78 | Out of tunable filter range |
| 01100 | $0.9 \times(1 / 4.5) \times \mathrm{f}_{\text {SAMPLE }}$ | Out of tunable filter range | 8.00 | 13.00 | 16.00 | Out of tunable filter range |
| 01101 | $0.8 \times(1 / 4.5) \times \mathrm{f}_{\text {SAMPLE }}$ | Out of tunable filter range | Out of tunable filter range | 11.56 | 14.22 | Out of tunable filter range |
| 01110 | $0.75 \times(1 / 4.5) \times \mathrm{f}_{\text {SAMPLE }}$ | Out of tunable filter range | Out of tunable filter range | 10.83 | 13.33 | 17.50 |
| 10000 | $1.45 \times(1 / 6) \times \mathrm{f}_{\text {SAMPLE }}$ | Out of tunable filter range | 9.67 | 15.71 | Out of tunable filter range | Out of tunable filter range |
| 10001 | $1.25 \times(1 / 6) \times \mathrm{f}_{\text {SAMPLE }}$ | Out of tunable filter range | 8.33 | 13.54 | 16.67 | Out of tunable filter range |
| 10010 | $1.13 \times(1 / 6) \times \mathrm{f}_{\text {SAMPLE }}$ | Out of tunable filter range | Out of tunable filter range | 12.19 | 15.00 | Out of tunable filter range |
| 10011 | $1.0 \times(1 / 6) \times \mathrm{f}_{\text {SAMPLE }}$ | Out of tunable filter range | Out of tunable filter range | 10.83 | 13.33 | Out of tunable filter range |
| 10100 | $0.9 \times(1 / 6) \times \mathrm{f}_{\text {SAMPLE }}$ | Out of tunable filter range | Out of tunable filter range | 9.75 | 12.00 | Out of tunable filter range |
| 10101 | $0.8 \times(1 / 6) \times \mathrm{f}_{\text {SAMPLE }}$ | Out of tunable filter range | Out of tunable filter range | 8.67 | 10.67 | 16.67 |
| 10110 | $0.75 \times(1 / 6) \times \mathrm{f}_{\text {SAMPLE }}$ | Out of tunable filter range | Out of tunable filter range | 8.13 | 10.00 | 15.63 |

Table 12. SPI-Selectable Low-Pass Filter Cutoff Options for High Band Mode at Example Sampling Frequencies

| Address <br> 0x00F[7:3] | LPF Cutoff <br> Frequency (MHz) | Sampling Frequency (MHz) |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 20.5 | 40 | 65 | 80 | 125 |
| 00000 | $1.45 \times(1 / 3) \times \mathrm{f}_{\text {SAMPLE }}$ | Out of tunable filter range | 19.33 | Out of tunable filter range | Out of tunable filter range | Out of tunable filter range |
| 00001 | $1.25 \times(1 / 3) \times \mathrm{f}_{\text {SAMPLE }}$ | Out of tunable filter range | 16.67 | 27.08 | Out of tunable filter range | Out of tunable filter range |
| 00010 | $1.13 \times(1 / 3) \times \mathrm{f}_{\text {SAMPLE }}$ | Out of tunable filter range | 15.00 | 24.38 | 30.00 | Out of tunable filter range |
| 00011 | $1.0 \times(1 / 3) \times \mathrm{f}_{\text {SAMPLE }}$ | Out of tunable filter range | Out of tunable filter range | 21.67 | 26.67 | Out of tunable filter range |
| 00100 | $0.9 \times(1 / 3) \times \mathrm{f}_{\text {SAMPLE }}$ | Out of tunable filter range | Out of tunable filter range | 19.50 | 24.00 | Out of tunable filter range |
| 00101 | $0.8 \times(1 / 3) \times \mathrm{f}_{\text {SAMPLE }}$ | Out of tunable filter range | Out of tunable filter range | 17.33 | 21.33 | Out of tunable filter range |
| 00110 | $0.75 \times(1 / 3) \times \mathrm{fsampLE}$ | Out of tunable filter range | Out of tunable filter range | 16.25 | 20.00 | Out of tunable filter range |
| 01000 | $1.45 \times(1 / 4.5) \times \mathrm{f}_{\text {SAMPLE }}$ | Out of tunable filter range | Out of tunable filter range | 20.94 | 25.78 | Out of tunable filter range |
| 01001 | $1.25 \times(1 / 4.5) \times \mathrm{f}_{\text {SAMPLE }}$ | Out of tunable filter range | Out of tunable filter range | 18.06 | 22.22 | Out of tunable filter range |
| 01010 | $1.13 \times(1 / 4.5) \times \mathrm{fs}_{\text {SAMPLE }}$ | Out of tunable filter range | Out of tunable filter range | 16.25 | 20.00 | Out of tunable filter range |
| 01011 | $1.0 \times(1 / 4.5) \times \mathrm{f}_{\text {SAMPLE }}$ | Out of tunable filter range | Out of tunable filter range | 14.44 | 17.78 | 27.78 |
| 01100 | $0.9 \times(1 / 4.5) \times \mathrm{f}_{\text {SAMPLE }}$ | Out of tunable filter range | Out of tunable filter range | Out of tunable filter range | 16.00 | 25.00 |
| 01101 | $0.8 \times(1 / 4.5) \times \mathrm{f}_{\text {SAMPLE }}$ | Out of tunable filter range | Out of tunable filter range | Out of tunable filter range | 14.22 | 22.22 |
| 01110 | $0.75 \times(1 / 4.5) \times \mathrm{f}_{\text {SAMPLE }}$ | Out of tunable filter range | Out of tunable filter range | Out of tunable filter range | Out of tunable filter range | 20.83 |
| 10000 | $1.45 \times(1 / 6) \times \mathrm{f}_{\text {SAMPLE }}$ | Out of tunable filter range | Out of tunable filter range | 15.71 | 19.33 | Out of tunable filter range |
| 10001 | $1.25 \times(1 / 6) \times \mathrm{f}_{\text {SAMPLE }}$ | Out of tunable filter range | Out of tunable filter range | 13.54 | 16.67 | 26.04 |
| 10010 | $1.13 \times(1 / 6) \times \mathrm{f}_{\text {SAMPLE }}$ | Out of tunable filter range | Out of tunable filter range | Out of tunable filter range | 15.00 | 23.44 |
| 10011 | $1.0 \times(1 / 6) \times \mathrm{f}_{\text {SAMPLE }}$ | Out of tunable filter range | Out of tunable filter range | Out of tunable filter range | Out of tunable filter range | 20.83 |
| 10100 | $0.9 \times(1 / 6) \times \mathrm{f}_{\text {SAMPLE }}$ | Out of tunable filter range | Out of tunable filter range | Out of tunable filter range | Out of tunable filter range | 18.75 |
| 10101 | $0.8 \times(1 / 6) \times \mathrm{f}_{\text {SAMPLE }}$ | Out of tunable filter range | Out of tunable filter range | Out of tunable filter range | Out of tunable filter range | 16.67 |
| 10110 | $0.75 \times(1 / 6) \times \mathrm{f}_{\text {SAMPLE }}$ | Out of tunable filter range | Out of tunable filter range | Out of tunable filter range | Out of tunable filter range | 15.63 |

Tuning is normally off to avoid changing the capacitor settings during critical times. The tuning circuit is enabled through the SPI. It is disabled automatically after 512 cycles of the ADC sample clock. Initializing the tuning of the filter must be performed after initial power-up and after reprogramming of the filter cutoff scaling or the ADC sample rate. The tuning is initiated using Address 0x02B, Bit 6.

Four SPI-programmable settings allow users to vary the highpass filter cutoff frequency as a function of the low-pass cutoff frequency. Two examples are shown in Table 13: an 8 MHz lowpass cutoff frequency and an 18 MHz low-pass cutoff frequency. In both cases, as the ratio decreases, the amount of rejection on the low end frequencies increases. Therefore, making the entire AAF frequency pass band narrow can reduce low frequency noise or maximize the dynamic range for harmonic processing.

Table 13. High-Pass Filter Cutoff Options

| Addr. 0x02B[1:0] <br> High-Pass <br> Filter Cutoff |  | High-Pass Cutoff Frequency |  |
| :--- | :--- | :--- | :--- |
|  | Ratio $^{1}$ | Low-Pass <br> Cutoff $=\mathbf{8} \mathbf{~ M H z}$ | Low-Pass <br> Cutoff $=\mathbf{1 8} \mathbf{~ M H z}$ |
| 00 (default) | 12 | 670 kHz | 1.5 MHz |
| 01 | 9 | 890 kHz | 2.0 MHz |
| 10 | 6 | 1.33 MHz | 3.0 MHz |
| 11 | 3 | 2.67 MHz | 6.0 MHz |

${ }^{1}$ Ratio means low-pass filter cutoff frequency/high-pass filter cutoff frequency.

## AAF/VGA Test Mode

For debugging and testing, there is a bypass switch to view the AAF output on the GPO2 and GPO3 pins. This mode can be enabled via Address 0x109, Bit 4 . The differential AAF output allows only one channel to be accessed at a time. The dc output voltage is 1.5 V (or AVDD2/2), and the maximum ac output voltage is 2 V p-p.

## ADC

The AD9674 uses a pipelined ADC architecture. The quantized output from each stage is combined into a 14 -bit result in the digital correction logic. The pipelined architecture permits the first stage to operate on a new input sample and the remaining stages to operate on the preceding samples. Sampling occurs on the rising edge of the clock.
The output staging block aligns the data, corrects errors, and passes the data to the output buffers. The data is then serialized and aligned to the frame and output clocks.

## Clock Input Considerations

For optimum performance, clock the AD9674 sample clock inputs (CLK+ and CLK-) with a differential signal. This signal is typically ac-coupled into the CLK+ and CLK- pins via a transformer or capacitors. These pins are biased internally and require no additional bias.

Figure 39 shows the preferred method for clocking the AD9674. A low jitter clock source, such as the Valpey Fisher oscillator, VFAC3-BHL- 50 MHz , is converted from a single-ended configuration to a differential configuration using an RF transformer.

The back to back Schottky diodes across the secondary transformer limit clock excursions into the AD9674 to approximately 0.8 V p-p differential. These diodes help prevent large voltage swings of the clock from feeding through to other portions of the AD9674, and they preserve the fast rise and fall times of the signal, which is critical to low jitter performance.


Figure 39. Transformer-Coupled Differential Clock
If a low jitter clock is available, another option is to ac couple a differential positive emitter coupled logic (PECL) signal to the sample clock input pins, as shown in Figure 40. Analog Devices,Inc., offers a family of clock drivers with excellent jitter performance, including the AD9516-0, AD9516-1, AD9516-2, AD9516-3, and AD9516-5 (these five devices are represented by AD9516-x in Figure 40, Figure 41, and Figure 42), as well as the AD9524.

*50 R RESISTOR IS OPTIONAL.
Figure 40. Differential PECL Sample Clock
A third option is to ac couple a differential LVDS signal to the sample clock input pins, as shown in Figure 41.

*50 R RESISTOR IS OPTIONAL.
Figure 41. Differential LVDS Sample Clock
In some applications, it is acceptable to drive the sample clock inputs with a single-ended CMOS signal. In such applications, drive CLK+ directly from a CMOS gate, and bypass the CLK- pin to ground with a $0.1 \mu \mathrm{~F}$ capacitor (see Figure 42).


Figure 42. Single-Ended 1.8 V CMOS Sample Clock

## Clock Duty Cycle Considerations

Typical high speed ADCs use both clock edges to generate a variety of internal timing signals. As a result, these ADCs can be sensitive to the clock duty cycle. Commonly, a $5 \%$ tolerance is required on the clock duty cycle to maintain dynamic performance characteristics. The AD9674 contains a duty cycle stabilizer (DCS) that retimes the nonsampling edge, providing an internal clock signal with a nominal $50 \%$ duty cycle. This feature allows a wide range of clock input duty cycles without affecting the performance of the AD9674. When the DCS is on, noise and distortion performance are nearly flat for a wide range of duty cycles. However, some applications may require the DCS function to be off. When the DCS function is off, the dynamic range performance can be affected.
The duty cycle stabilizer uses a delay-locked loop (DLL) to create the nonsampling edge. As a result, any changes to the sampling frequency require approximately eight clock cycles to allow the DLL to acquire and lock to the new rate.

## Clock Jitter Considerations

High speed, high resolution ADCs are sensitive to the quality of the clock input. The degradation in SNR at a given input frequency $\left(f_{A}\right)$ due only to aperture jitter ( $\mathrm{t}_{\mathrm{J}}$ ) can be calculated as follows:

$$
\begin{equation*}
\text { SNR Degradation }=20 \times \log 10\left(1 / 2 \times \pi \times f_{A} \times t_{J}\right) \tag{7}
\end{equation*}
$$

In Equation 7, the rms aperture jitter represents the root mean square of all jitter sources, including the clock input, analog input signal, and ADC aperture jitter (see Figure 43).
Treat the clock input as an analog signal when aperture jitter may affect the dynamic range of the AD9674. Separate power supplies for clock drivers from the ADC output driver supplies to avoid modulating the clock signal with digital noise. Low jitter, crystal controlled oscillators, such as the Valpey Fisher VFAC3 series, make the best clock sources. When the clock is generated from another type of source (by gating, dividing, or other methods), retime it by the original clock during the last step.
For more information on how jitter performance relates to ADCs, refer to the AN-501 Application Note and AN-756 Application Note.


Figure 43. Ideal SNR vs. Analog Input Frequency and Jitter

## Power Dissipation and Power-Down Mode

The power dissipated by the AD9674 is proportional to its sample rate. The digital power dissipation does not vary significantly because it is determined primarily by the DRVDD supply and the bias current of the LVDS output drivers. The AD9674 features scalable LNA bias currents (see Table 25, Address 0x012). The default LNA bias current settings are midhigh.
By asserting the PDWN pin high, the AD9674 is placed into power-down mode. In this state, the device dissipates at a maximum of 30 mW . During power-down, the LVDS output drivers are placed into a high impedance state. The AD9674 returns to normal operating mode when the PDWN pin is pulled low. This pin is only 1.8 V tolerant. To drive the PDWN pin from a 3.3 V logic level, insert a $1 \mathrm{k} \Omega$ resistor in series with this pin to limit the current.
By asserting the STBY pin high, the AD9674 is placed in standby mode. In this state, the device typically dissipates 630 mW . During standby, the entire device, except the internal references, powers down. The LVDS output drivers are placed into a high impedance state. This mode is well suited for applications that require power savings because it allows the device to be powered down when not in use and then to be quickly powered up. In addition, the time to power up the device is greatly reduced. The AD9674 returns to normal operating mode when the STBY pin is pulled low. This pin is only 1.8 V tolerant. To drive the STBY pin from a 3.3 V logic level, insert a $1 \mathrm{k} \Omega$ resistor in series with this pin to limit the current.

In power-down mode, low power dissipation is achieved by shutting down the reference, reference buffer, phase-locked loop (PLL), and biasing networks. The decoupling capacitors on VREF are discharged when entering power-down mode and must be recharged when returning to normal operation. As a result, the wake-up time is related to the time spent in power-down mode: shorter cycles result in proportionally shorter wake-up times. To restore the device to full operation, approximately $375 \mu$ s is required when using the recommended $1 \mu \mathrm{~F}$ and $0.1 \mu \mathrm{~F}$ decoupling capacitors on the VREF pin and the $0.01 \mu \mathrm{~F}$ decoupling capacitors on the GAIN $\pm$ pins. Most of this time is dependent on gain decoupling; higher value decoupling capacitors on the GAIN $\pm$ pins result in longer wake-up times.
Other power-down options are available when using the SPI port interface. The user can individually power down each channel or place the entire device into standby mode. When fast wake-up times are required, standby mode allows the user to keep the internal PLL powered up. The wake-up time is slightly dependent on gain. To achieve a $2 \mu \mathrm{~s}$ wake-up time when the device is in standby mode, apply 0.8 V to the GAIN $\pm$ pins.

## Power and Ground Connection Recommendations

When connecting power to the AD9674, use two separate 1.8 V supplies: one for analog (AVDD1) and one for digital (DRVDD). When only one 1.8 V supply is available, route it to the AVDD1 pin first, tap it off, and isolate it with a ferrite bead or a filter choke preceded by decoupling capacitors for the DRVDD pin.
The DVDD pin can be tied to the 1.8 V DRVDD supply. When this is done, route the DVDD supply first, tap it off, and isolate it with a ferrite bead or filter choke preceded by decoupling capacitors for the DRVDD pin. It is not recommended to use the same supply for AVDD1, DVDD, and DRVDD to avoid noise issues. For compatibility with the AD9674 or for lower power operation, the DVDD pin can be tied to 1.4 V .

To cover both high and low frequencies, use several decoupling capacitors on all supplies. Locate these capacitors close to the point of entry at the PCB level and close to the device, with minimal trace lengths.
When using the AD9674, a single PCB ground plane is sufficient. With proper decoupling and smart partitioning of the analog, digital, and clock sections of the PCB, optimum performance is easily achievable.

## Advanced Power Control

For an ultrasound system, not all channels are needed during all scanning periods. The POWER_START and POWER_STOP values in the vector profile can be used to delay the channel startup and turn the channel off after a certain number of samples. These counters are relative to TX_TRIG $\pm$. The analog circuitry must power up before the digital circuitry. The analog circuitry must power up (POWER_SETUP) before POWER_START is set up in Register 0x112 (see Table 25).


## Digital Outputs and Timing

The AD9674 differential outputs conform to the ANSI-644 LVDS standard on default power-up. This setting can be changed to a low power, reduced signal option similar to the IEEE 1596.3 standard via the SPI using Address 0x015, Bit 7 . This LVDS standard can further reduce the overall power dissipation of the device by approximately 36 mW .

The LVDS driver current is derived on chip and sets the output current at each output equal to a nominal 3.5 mA . A $100 \Omega$ differential termination resistor placed at the LVDS receiver inputs results in a nominal 350 mV swing at the receiver.
The AD9674 LVDS outputs facilitate interfacing with LVDS receivers in custom ASICs and FPGAs that have LVDS capability for superior switching performance in noisy environments. Single point to point network topologies are recommended with a $100 \Omega$ termination resistor placed as close to the receiver as possible. No far-end receiver termination and poor differential trace routing may result in timing errors. The trace length must be no longer than 24 inches; keep the differential output traces close together and at equal lengths.
Figure 45 and Figure 46 show an example of the LVDS output using the ANSI-644 standard (default) data eye and a time interval error (TIE) jitter histogram with trace lengths of less than 24 inches on standard FR-4 material. Figure 47 and Figure 48 show an example of the trace lengths exceeding 24 inches on standard FR-4 material. Notice that the TIE jitter histogram reflects the decrease of the data eye opening as the edge deviates from the ideal position. Therefore, the user must determine whether the waveforms meet the timing budget of the design when the trace lengths exceed 24 inches.


Figure 45. Data Eye for LVDS Outputs in ANSI-644 Mode with Trace Lengths of Less Than 24 Inches on Standard FR-4


Figure 46. TIE Jitter Histogram for LVDS Outputs in ANSI-644 Mode with Trace Lengths of Less Than 24 Inches on Standard FR-4


Figure 47. Data Eye for LVDS Outputs in ANSI-644 Mode with Trace Lengths of Greater Than 24 Inches on Standard FR-4


Figure 48. TIE Jitter Histogram for LVDS Outputs in ANSI-644 Mode with Trace Lengths of Greater Than 24 Inches on Standard FR-4

Additional SPI options let the user further increase the internal current of all eight outputs to drive longer trace lengths. Even though this produces sharper rise and fall times on the data edges, increasing the internal current is less prone to bit errors and improves frequency distribution. The power dissipation of the DRVDD supply increases when this option is used.

In applications that require increased drive current, Address 0x015 allows the user to adjust the drivers from 2 mA to 3.72 mA . Note that this feature requires Bit 3 of Address $0 \times 015$ to be set to 1 . The drive current can be adjusted for both ANSI-644 and IEEE 1596.3 (low power) mode. See Table 25 for more details.
The format of the output data is twos complement by default. Table 14 provides an example of the output coding format. To change the output data format to twos complement, see the Memory Map section.

Table 14. Digital Output Coding with RF Decimator Bypassed, Digital HPF Bypassed

| Code | (VIN+) - (VIN-), <br> Input Span = 2 V p-p (V) | Digital Output Mode: Twos <br> Complement (D13 to D0) |
| :--- | :--- | :--- |
| 16384 | +1.00 | 01111111111111 |
| 8192 | 0.00 | 00000000000000 |
| 8191 | -0.000488 | 11111111111111 |
| 0 | -1.00 | 10000000000000 |

Digital data from each channel is serialized based on the number of lanes that are enabled (see Table 25). The maximum data rate for each serial output lane is 1 Gbps . For one channel per lane with a 14-bit data stream and ADC sample clock of 70 MHz , the output data rate is $980 \mathrm{Mbps}(14$ bits $\times 70 \mathrm{MHz}=980 \mathrm{Mbps}$ ) with the RF decimator bypassed, and digital HPF bypassed. For higher sample rates, enabling the RF decimator is required.
Two output clocks are provided to assist in capturing data from the AD9674. The digital clock outputs ( $\mathrm{DCO} \pm$ ) are used to clock the output data and are equal to seven times the sampling clock rate in 14-bit mode with the RF decimator bypassed and digital HPF bypassed.

Data is clocked out of the AD9674 and must be captured on the rising and falling edges of $\mathrm{DCO} \pm$, which support double data rate ( DDR ) capturing. The frame clock outputs $(\mathrm{FCO} \pm$ ) signal the start of a new output byte and are equal to the sampling clock rate.

A 12-, 14-, or 16-bit serial stream can also be initiated from Address 0x021, Bits[1:0]. The user can implement different serial streams and test device compatibility with lower and higher resolution systems using these modes.
When using the SPI, all the data outputs can also invert from their nominal state by setting Bit 2 in the output mode register (Address 0x014). This feature is not to be confused with inverting the serial stream to an LSB first mode. In default mode, as shown in Figure 2, the MSB is represented first in the data output serial stream. However, using Address $0 \times 000$, Bit 6 , this order can be inverted so that the LSB is represented first in the data output serial stream.

## Digital Output Test Patterns

Nine digital output test pattern options can be initiated through the SPI using Address 0x0D. These options are useful when validating receiver capture and timing. See Table 16 for the output test mode bit sequencing options. Some test patterns have two serial sequential words and can be alternated in various ways depending on the test pattern chosen. Note that some patterns may not adhere to the data format select option. In addition, custom user defined test patterns can be assigned in the user pattern registers (Address 0x019 through Address 0x020). All test mode options except the pseudonoise (PN) sequence short and PN sequence long can support 8 - to 14 -bit word lengths to verify data capture to the receiver.
The PN sequence short pattern produces a pseudorandom bit sequence that repeats itself every $2^{9}-1$ bits, or 511 bits. A description of the PN sequence short pattern and how it is generated can be found in Section 5.1 of the ITU-T O. 150 (05/96) standard. However, the PN sequence long pattern differs from the ITU-T O. 150 (05/96) standard because it begins with a specific value instead of 1 s (see Table 15 for the initial values).
The PN sequence long pattern produces a pseudorandom bit sequence that repeats itself every $2^{23}-1$ bits, or $8,388,607$ bits. A description of the PN sequence long pattern and how it is generated can be found in Section 5.6 of the ITU-T O. 150 (05/96) standard. The PN sequence long pattern differs from the standard, however, because the starting value of the pattern is a specific value rather than a value of only 1 s and the AD9674 inverts the bit stream (see Table 15 for the initial values). The output sample size depends on the selected bit length.

Table 15. PN Sequence Initial Values

| Sequence | Initial <br> Value | First Three Output Samples <br> (MSB First, 16-Bit) |
| :--- | :--- | :--- |
| PN Sequence Short | $0 \times 092$ | $0 \times 496 F, 0 \times C 9 A 9,0 \times 980 \mathrm{C}$ |
| PN Sequence Long | $0 \times 003$ | $0 \times F F 5 C, 0 \times 0029,0 \times B 80 \mathrm{~A}$ |

See the Memory Map section for information on how to change these additional digital output timing features through the SPI.

## SDIO Pin

The SDIO pin is required to operate the SPI. The pin has an internal $30 \mathrm{k} \Omega$ pull-down resistor that pulls this pin low and is only 1.8 V tolerant. If applications require that this pin be driven from a 3.3 V logic level, insert a $1 \mathrm{k} \Omega$ resistor in series with this pin to limit the current.

## SCLK Pin

The SCLK pin is required to operate the SPI. The pin has an internal $30 \mathrm{k} \Omega$ pull-down resistor that pulls this pin low and is only 1.8 V tolerant. To drive the SCLK pin from a 3.3 V logic level, insert a $1 \mathrm{k} \Omega$ resistor in series with this pin to limit the current.

## CSB Pin

The CSB pin is required to operate the SPI. The pin has an internal $70 \mathrm{k} \Omega$ pull-up resistor that pulls this pin high and is only 1.8 V tolerant. To drive the CSB pin from a 3.3 V logic level, insert a $1 \mathrm{k} \Omega$ resistor in series with this pin to limit the current.

## RBIAS Pin

To set the internal core bias current of the ADC, place a resistor nominally equal to $10.0 \mathrm{k} \Omega$ to ground at the RBIAS pin. Using a resistor other than the recommended $10.0 \mathrm{k} \Omega$ resistor for RBIAS degrades the performance of the device. Therefore, it is imperative that at least a $1 \%$ tolerance on this resistor be used to achieve consistent performance.

## VREF Pin

A stable and accurate 0.5 V voltage reference is built into the AD9674. This voltage reference is gained up internally by a factor of 2, setting VREF to 1.0 V , which results in a full-scale differential input span of 2.0 V p-p for the ADC. VREF is set internally by default, but the VREF pin can be driven externally with a 1.0 V reference to achieve more accuracy. However, the AD9674 does not support ADC full-scale ranges less than 2.0 V p-p.
When applying the decoupling capacitors to the VREF pin, use ceramic, low equivalent series resistance (ESR) capacitors. Ensure that these capacitors are close to the reference pin and on the same layer of the PCB as the AD9674. The VREF pin must have both a $0.1 \mu \mathrm{~F}$ capacitor and a $1 \mu \mathrm{~F}$ capacitor that are connected in parallel to the analog ground. These capacitor values are recommended for the ADC to properly settle and acquire the next valid sample.

AD9674

Table 16. Flexible Output Test Modes

| Output Test <br> Mode Bit <br> Sequence | Pattern Name |  |  |
| :--- | :--- | :--- | :--- | :--- |
| 0000 | Off (default) | Digital Output Word 1 | Digital Output Word 2 |

## General-Purpose Output Pins

The general-purpose output pins, GPO0, GPO1, GPO2 and GPO3, can be used in a system to provide programmable inputs to other chips in the system. The value of each pin is set via Address 0x00E to either Logic 0 or Logic 1 (see Table 25).

## Chip Address Pins

The chip address pins can be used to address individual AD9674 chips among multiple chips in a system. The chip address mode is enabled using Address 0x115, Bit 5 (see Table 25). If the value written to Bits[4:0] matches the value on the chip address bit pins (ADDR4 to ADDR0]), the device is selected and any subsequent SPI writes or reads to addresses indicated as chip registers are written only to that device. If chip address mode is disabled, all addresses can be written to regardless of the value on the address pins.

## ANALOG TEST SIGNAL GENERATION

The AD9674 can generate analog test signals that can be switched to the input of the LNA of each channel to be used for channel gain calibration. The test signal amplitude at the LNA output is dependent on LNA gain, as shown in Table 17.

Table 17. Test Signal Fundamental Amplitude at LNA Output

| Address 0x116, |  |  |  |
| :--- | :--- | :--- | :--- |
| Bits[3:2], Analog | LNA Gain | LNA Gain | LNA Gain |
| Test Tones | $\mathbf{1 5 . 6 ~ d B}$ | $\mathbf{1 7 . 9 ~ d B}$ | $\mathbf{2 1 . 6 ~ d B}$ |
| 00 (default) | $80 \mathrm{mV} \mathrm{p-p}$ | 98 mV p-p | 119 mV p-p |
| 01 | 160 mV p-p | $196 \mathrm{mVp}-\mathrm{p}$ | 238 mV p-p |
| 10 | 320 mV p-p | $391 \mathrm{mVp}-\mathrm{p}$ | 476 mV p-p |

The test signal amplitude at the input to the ADC can be calculated given the LNA gain, attenuator control voltage, and the PGA gain.
Table 18 and Table 19 give example calculations.
Table 18. Test Signal Fundamental Amplitude at ADC Input, VGAIN $=0 \mathrm{~V}$, PGA Gain $=21 \mathrm{~dB}$

| Address 0x116, <br> Bits[3:2], Analog <br> Test Tones | LNA Gain | LNA Gain | LNA Gain |
| :--- | :--- | :--- | :--- |
| 00 (default) | -29 dBFS | -28 dBFS | -26 dBFS |
| 01 | -23 dBFS | -22 dBFS | -20 dBFS |
| 10 | -17 dBFS | -16 dBFS | -14 dBFS |

Table 19. Test Signal Fundamental Amplitude at ADC Input, $\mathrm{V}_{\text {GAIN }}=0 \mathrm{~V}$, PGA Gain $=\mathbf{3 0} \mathbf{~ d B}$

| Address 0x116, <br> Bits [3:2], Analog <br> Test Tones | LNA Gain | LNA Gain | LNA Gain |
| :--- | :--- | :--- | :--- |
| 00 (default) | $\mathbf{1 5 . 6 ~ d B}$ | $\mathbf{1 7 . 9 ~ d B}$ | $\mathbf{2 1 . 6 ~ d B}$ |
| 01 | -20 dBFS | -19 dBFS | -17 dBFS |
| 10 | -14 dBFS | -13 dBFS | -11 dBFS |

## CW DOPPLER OPERATION

Each channel of the AD9674 includes an I/Q demodulator. Each demodulator has an individual programmable phase shifter. The I/Q demodulator is ideal for phased array beamforming applications in medical ultrasound. Each channel can be programmed for 16 phase settings $/ 360^{\circ}$ (or $22.5^{\circ} /$ step), selectable via the SPI port. The device has a RESET $\pm$ input that is used to synchronize the LO dividers of each channel. If multiple AD9674 devices are used, a common reset across the array ensures a synchronized phase for all channels. Internal to the AD9674, the individual Channel I and Channel Q outputs are current summed. If multiple AD9674 devices are used, the I and Q outputs from each AD9674 can be current summed and converted to a voltage using an external transimpedance amplifier.

## Quadrature Generation

The internal $0^{\circ}$ and $90^{\circ}$ LO phases are digitally generated by a divide by $M$ logic circuit, where $M$ is 4,8 , or 16 . The internal divider is selected via Address $0 \times 02 \mathrm{E}$, Bits[2:1] (see Table 25). The divider is dc-coupled and inherently broadband; the maximum LO frequency is limited only by its switching speed. The duty cycle of the quadrature LO signals must be as close to $50 \%$ as possible for the 4 LO and 8 LO modes. The 16 LO mode does not require a $50 \%$ duty cycle. Furthermore, the divider is implemented so the multiple LO signal reclocks the final flip flops that generate the internal LO signals and, therefore, minimizes noise introduced by the divide circuitry.

For optimum performance, the $\mathrm{MLO} \pm$ input is driven differentially, as on the AD9670 evaluation board. The common-mode voltage on each pin is approximately 1.2 V with the nominal 3 V supply. It is important to ensure that the $\mathrm{MLO} \pm$ source has very low phase noise (jitter), a fast slew rate, and an adequate input level to obtain optimum performance of the CW signal chain.
Beamforming applications require a precise channel-to-channel phase relationship for coherence among multiple channels. The RESET $\pm$ input is provided to synchronize the LO divider circuits in different AD9674 devices when they are used in arrays. The RESET $\pm$ input is a synchronous edge triggered input that resets the dividers to a known state after power is applied to multiple AD9674 devices.

The RESET $\pm$ signal can be either a continuous signal or a single pulse, and can be either synchronized with the $\mathrm{MLO} \pm$ clock edge (recommended) or it can be asynchronous. If a continuous signal is used for the RESET $\pm$, it must be at the LO rate. For a synchronous RESET $\pm$, the device can be configured to sample the RESET $\pm$ signal with either the falling or rising edge of the $\mathrm{MLO} \pm$ clock, which makes it easier to align the RESET $\pm$ signal with the opposite MLO $\pm$ clock edge. Register 0x02E is used to configure the RESET $\pm$ signal behavior. Synchronize the RESET $\pm$ input to the $\mathrm{MLO} \pm$ input. Accurate channel to channel phase matching can be achieved via a common clock on the RESET $\pm$ input when using more than one AD9674 device.

## I/Q Demodulator and Phase Shifter

The I/Q demodulators consist of double balanced, harmonic rejection, passive mixers. The RF input signals are converted into currents by transconductance stages that have a maximum differential input signal capability matching the full-scale LNA output. These currents are then presented to the mixers, which convert them to baseband (RF-LO) and $2 \times \mathrm{RF}(\mathrm{RF}+\mathrm{LO})$. The signals are phase shifted according to the codes that are programmed into the SPI latch (see Table 20). The phase shift function is an integral part of the overall circuit. The phase shift listed in Table 20 is defined as being between the baseband I or Q channel outputs. As an example, for a common signal applied to a pair of RF inputs to an AD9674, the baseband outputs are in phase for matching phase codes. However, if the phase code for Channel 1 is 0000 and the phase code for Channel 2 is 0001, Channel 2 leads Channel 1 by $22.5^{\circ}$.

Table 20. Phase Select Code for Channel to Channel Phase Shift

| $\boldsymbol{\Phi}$ Shift | I/Q Demodulator Phase (Address 0x02D, Bits[3:0]) |
| :--- | :--- |
| $0^{\circ}$ | 0000 |
| $22.5^{\circ}$ | 0001 (not valid in 4LO mode) |
| $45^{\circ}$ | 0010 |
| $67.5^{\circ}$ | 0011 (not valid in 4LO mode) |
| $90^{\circ}$ | 0100 |
| $112.5^{\circ}$ | 0101 (not valid in 4LO mode) |
| $135^{\circ}$ | 0110 |
| $157.5^{\circ}$ | 0111 (not valid in 4LO mode) |
| $180^{\circ}$ | 1000 |
| $202.5^{\circ}$ | 1001 (not valid in 4LO mode) |
| $225^{\circ}$ | 1010 |
| $247.5^{\circ}$ | 1011 (not valid in 4LO mode) |
| $270^{\circ}$ | 1100 |
| $292.5^{\circ}$ | 1101 (not valid in 4LO mode) |
| $315^{\circ}$ | 1110 |
| $337.5^{\circ}$ | 1111 (not valid in 4LO mode) |

## DIGITAL RF DECIMATOR

The AD9674 contains digital processing capability. Each channel has two stages of processing available: RF decimator and HPF. For test purposes, the input to the decimator can be a test waveform. Normally, the input to the decimator is the output of the ADC. The output of the decimator and filter is sent to the serializer for output formatting.
The maximum data rate of the serializer is 1000 MSPS. Therefore, if the sample rate of the ADC is greater than 65 MSPS, the RF decimator (fixed rate of 2 ) must be enabled. The ADC resolution is 14 bits. Saturation of the ADC is determined after the dc offset calibration to ensure maximum dynamic range.

## VECTOR PROFILE

To minimize the time needed to reconfigure device settings while operating, the device supports configuration profiles. Up to 32 profiles can be stored in the device. A profile is selected by a 5 -bit index. A profile consists of a 64 -bit vector, as described in Table 21. Each parameter is concatenated to form the 64 -bit profile vector. The profile memory starts at Address 0xF00 and ends at Address 0xFFF. The memory can be written in either stream mode or address selected data mode. However, the memory must be read using stream mode.

When writing or reading in stream mode while the SPI configuration is set to MSB first mode (default setting for Register 0x000), the write/read address must refer to the last register address, not the first one. For example, when writing or reading the first profile that spans the address space between $0 \mathrm{xF0} 0$ and $0 \mathrm{xF07}$, and the SPI port is configured as MSB first, the referenced address must be $0 x \mathrm{xF} 07$ to allow reading from or writing to the 64 -bit profile in MSB mode. For more information about stream mode, see the AN-877 Application Note, Interfacing to High Speed ADCs via SPI.
A buffer in the device stores the current profile data. When the profile index is written in Register 0x10C, the selected profile is read from memory and stored in the current profile buffer. The profile memory is read/written in the SPI clock domain. After the SPI writes the profile index value, it takes four SPI clock cycles to read the profile from RAM and store it in the current profile buffer. If the SPI is in LSB mode, these additional SPI clock cycles are provided when the profile index register is written. If the SPI is in MSB mode, an additional byte needs to be read or written to update the profile buffer.
Updating the profile memory does not affect the data in the profile buffer. The profile index register must be written to cause a refresh of the current profile data, even if the profile index register is written with the same value.


Figure 49. Simplified Block Diagram of a Single Channel of RF Decimator
Table 21. Profile Definition

| Field | Bits | Description |
| :---: | :---: | :---: |
| Reserved | 32 | Reserved |
| HPF bypass | 1 | $\begin{aligned} & \hline \text { Digital HPF bypass } \\ & 0=\text { disable (filter enabled) } \\ & 1=\text { enable (filter bypassed) } \end{aligned}$ |
| POWER_START | 15 | ADC clock cycles counted from TX_TRIG $\pm$ when the active channels are powered up $0 \times 0000=0$ clock cycles <br> 0x0001 = 1 clock cycle <br> $0 x 7$ FFF $=32,767$ clock cycles |
| Reserved | 1 | Reserved |
| POWER_STOP | 15 | ADC clock cycles counted from TX_TRIG $\pm$ when the active channels are powered down 0x0000 $=0$ clock cycles <br> 0x0001 = 1 clock cycle <br> $0 \times 7 F F F=$ Continuous run mode |

## RF DECIMATOR

The input to the RF decimator is either the ADC output data or a test waveform, as described in the Digital Test Waveforms section. The test waveforms are enabled per channel using Address 0x11A (see Table 25).

## DC Offset Calibration

DC offset can be reduced through a manual system calibration process. The dc offset of every channel in the system is measured, followed by setting a calibration value in Address $0 \times 110$ and Address 0x111. Note that these registers are both chip and local addresses, meaning the registers are accessed using the chip address and device index. The dc offset calibration can be bypassed using Address 0x10F, Bits[2:0].

## Multiband AAF and Decimate by 2

The multiband filter is a finite impulse response (FIR) filter. It is programmable with low or high band filtering. The filter requires 11 input samples to populate the filter. The decimation rate is fixed at $2 \times$. Therefore, the decimation frequency is $\mathrm{f}_{\mathrm{DEC}}=\mathrm{f}_{\mathrm{SAMPLE}} / 2$. Figure 50 and Figure 51 show the frequency response of the filter, depending on this mode. Figure 50 shows the attenuation amplitude over the Nyquist frequency range. Figure 51 shows the pass band response as nearly flat.


Figure 50. AAF Frequency Response


Figure 51. AAF Frequency Response Zoomed In (Frequency Scale Assumes $f_{A D C}=2 \times f_{D E C}=40 \mathrm{MHz}$ )

## High-Pass Filter

A second-order Butterworth, high-pass, infinite impulse response (IIR) filter can be applied after the RF decimator. The IIR filter has a settling time of $2.5 \mu \mathrm{~s}$ and a cutoff frequency of 700 kHz for an encode clock of 50 MHz . Therefore, if the ADC clock is 50 MHz , the first 125 samples ( $2.5 \mu \mathrm{~s} / 0.02 \mu \mathrm{~s}$ ) must be ignored. The filter can be bypassed or enabled in the vector profile if the filter is enabled using Address $0 \times 113$, Bit 5 . If the filter is bypassed by setting Address $0 \times 113$, Bit 5 , to 1 , the filter cannot be enabled from the vector profile.

## DIGITAL TEST WAVEFORMS

Digital test waveforms can be used in the digital processing block instead of the ADC output. To enable digital test waveforms, use Address 0x11B. Each channel can be individually enabled in Address 0x11A.

## Waveform Generator

For testing and debugging, a programmable waveform generator can be used in place of ADC data. The waveform generator can vary offset, amplitude, and frequency. The generator uses the ADC sample frequency, $\mathrm{f}_{\text {SAMPLE, }}$ and ADC full-scale amplitude, Afulscale, as references. The values are set in Address $0 \times 117$, Address $0 \times 118$, and Address 0x119 (see Table 25).

$$
\begin{align*}
& x=C+A \times \sin (2 \times \pi \times N)  \tag{8}\\
& N=\frac{f_{\text {SAMPLE }} \times n}{64}, \text { see Address } 0 \times 117  \tag{9}\\
& A=\frac{A_{\text {FULL-SCALE }}}{2^{x}}, \text { see Address } 0 \times 118  \tag{10}\\
& C=A_{\text {FULL-SCALE }} \times a \times 2^{-(13-b)}, \text { see Address } 0 \times 119 \tag{11}
\end{align*}
$$

## Channel ID and Ramp Generator

In Channel ID test mode, the output is a concatenated value.
Bits[6:0] are a ramp. Bit 7 is reserved as 0 . Bits[10:8] are the channel ID such that Channel A is coded as 000 and Channel B is 001 . Bits[15:11] compose the chip address.

## DIGITAL BLOCK POWER SAVING SCHEME

To reduce power consumption in the digital block after the ADC, the RF decimator and filter start in an idle state after running the chip (Register 0x008, Bits[2:0] = 000). The digital block only switches to a running state when the negative edge of the TX_TRIG signal pulse is detected, or with a software TX_TRIG signal write (Register 0x10C, Bit $5=1$ ).
To put the digital block back into the idle state (while the rest of the chip is still running) and save power, raise the TX_TRIG signal high or write to the profile index (Register 0x10C, Bits[0:4]). The digital block will also switch to the idle state if the power stop expires when using the advanced power control feature. Figure 52 illustrates the digital block power saving scheme.


Figure 52. Digital Block Power Saving Scheme

## SERIAL PORT INTERFACE (SPI)

The AD9674 SPI allows the user to configure the signal chain for specific functions or operations through the structured register space provided inside the chip. The SPI offers the user added flexibility and customization, depending on the application. Addresses are accessed via the serial port and can be written to or read from via the port. Memory is organized into bytes that can be further divided into fields, as documented in the Memory Map section. For detailed operational information, see the AN-877 Application Note, Interfacing to High Speed ADCs via SPI.

The SCLK, SDIO, and CSB pins define the SPI (see Table 22). The SCLK (serial clock) pin synchronizes the read and write data presented to the device. The SDIO pin is a dual-purpose pin that allows data to be sent to and read from the internal memory map registers of the device. The CSB pin is an active low control that enables or disables the read and write cycles.

Table 22. Serial Port Pins

| Pin | Function |
| :--- | :--- |
| SCLK | Serial clock. Serial shift clock input. SCLK is used to <br> synchronize serial interface reads and writes. <br> SDIO <br> Serial data input/output. Dual-purpose pin that <br> typically serves as an input or an output, depending <br> on the instruction sent and the relative position in <br> the timing frame. <br> Chip select bar (active low). This control gates the <br> read and write cycles. |

The falling edge of CSB, in conjunction with the rising edge of SCLK, determines the start of the framing sequence. During the instruction phase, a 16-bit instruction is transmitted, followed by one or more data bytes, which is determined by the W0 and W 1 bit fields. An example of the serial timing and definitions are shown in Figure 54 and Table 23.

During normal operation, CSB signals to the AD9674 that SPI commands must be received and processed. When CSB is brought low, the device processes SCLK and SDIO to execute instructions. Normally, CSB remains low until the communication cycle is complete. However, if connected to a slow device, CSB can be brought high between bytes, allowing older microcontrollers enough time to transfer data into shift registers. CSB can be stalled when transferring one, two, or three bytes of data. When W 0 and W1 are set to 11 , the device enters streaming mode and continues to process data, either reading or writing, until CSB is taken high to end the communication cycle. This mode allows complete memory transfers without the need for additional instructions. Regardless of the mode, if CSB is taken high in the middle of a byte transfer, the SPI state machine is reset, and the device waits for a new instruction.

The SPI port can be configured to operate in different manners. CSB can also be tied low to enable 2-wire mode. When CSB is tied low, SCLK and SDIO are the only pins required for communication.

Although the device is synchronized during power-up, caution must be exercised when using 2 -wire mode to ensure that the serial port remains synchronized with the CSB line. When operating in 2-wire mode, it is recommended that a 1-, 2-, or 3-byte transfer be used exclusively. Without an active CSB line, streaming mode can be entered but not exited.
In addition to word length, the instruction phase determines whether the serial frame is a read or write operation, allowing the serial port to be used both to program the chip and to read the contents of the on-chip memory. If the instruction is a readback operation, performing a readback causes the SDIO pin to change direction from an input to an output at the appropriate point in the serial frame.
Data can be sent in MSB first mode or LSB first mode. MSB first mode is the default at power-up and can be changed by adjusting the configuration register (Address 0x00). For more information about this and other features, see the AN-877 Application Note, Interfacing to High Speed ADCs via SPI.

## HARDWARE INTERFACE

The pins described in Table 22 constitute the physical interface between the programming device and the serial port of the AD9674. The SCLK and CSB pins function as inputs when using the SPI. The SDIO pin is bidirectional, functioning as an input during write phases and as an output during readback.
If multiple SDIO pins share a common connection, ensure that proper $\mathrm{V}_{\text {он }}$ levels are met. Figure 53 shows the number of SDIO pins that can be connected together and the resulting $\mathrm{V}_{\mathrm{OH}}$ levels, assuming the same load for each AD9674.


Figure 53. SDIO Pin Loading
This interface is flexible enough to be controlled either by serial programmable read-only memories (PROMs) or by PIC microcontrollers, which provide the user with an alternative to a full SPI controller for programming the device (see the AN-812 Application Note, Microcontroller-Based Serial Port Interface (SPI ${ }^{\circ}$ ) Boot Circuit).


Figure 54. Serial Timing Details
Table 23. Serial Timing Definitions

| Parameter | Timing (ns min) | Description |
| :--- | :--- | :--- |
| $\mathrm{t}_{\mathrm{DS}}$ | 12.5 | Setup time between the data and the rising edge of SCLK |
| $\mathrm{t}_{\mathrm{DH}}$ | 5 | Hold time between the data and the rising edge of SCLK |
| $\mathrm{t}_{\mathrm{CLK}}$ | 40 | Period of the clock |
| $\mathrm{t}_{\mathrm{S}}$ | 5 | Setup time between CSB and SCLK |
| $\mathrm{t}_{\mathrm{H}}$ | 2 | Hold time between CSB and SCLK <br> $\mathrm{t}_{\text {HIGH }}$ |
| $\mathrm{t}_{\text {LOw }}$ | 16 | 16 |
| $\mathrm{t}_{\mathrm{EN} \text { _SDIO }}$ | 15 | Minimum period that SCLK must be in a logic high state <br> Minimum period that SCLK must be in a logic low state <br> Minimum time for the SDIO pin to switch from an input to an output relative to the SCLK falling edge <br> (not shown in Figure 54) |
| tIIS_SDIO $^{\text {Minimum time for the SDIO pin to switch from an output to an input relative to the SCLK rising edge (not }}$shown in Figure 54) |  |  |

## MEMORY MAP

## READING THE MEMORY MAP TABLE

Each row in the memory map register table has eight bit locations. The memory map is roughly divided into two sections: the chip configuration register map (Address $0 \times 000$ to Address $0 \times 1 \mathrm{~A} 1$ ) and the profile register map (Address 0xF00 to Address 0xFFF). Registers that are designated as local registers use the device index in Address 0x004 and Address 0x005 to determine to which channels of a device the command is applied. Registers that are designated as chip registers use the chip address mode in Address $0 \times 115$ to determine whether the device is to be updated by writing to the chip register.
The address hex column of Table 25 indicates the register address. The default value is shown in the default value column. The Bit 7 (MSB) column is the start of the default hexadecimal value given. For example, Address $0 \times 009$, the global clock register, has a default value of $0 \times 01$, meaning that Bit $7=0$, Bit $6=0$, Bit $5=0$, Bit $4=0$, Bit $3=0$, Bit $2=0$, Bit $1=0$, and Bit $0=1$, or 00000001 in binary. This setting is the default for the duty cycle stabilizer in the on condition.

For more information about the SPI memory map and other functions, see the AN-877 Application Note, Interfacing to High Speed ADCs via SPI.

## RESERVED LOCATIONS

Do not write to undefined memory locations except when writing the default values suggested in this data sheet. Addresses that have values marked as 0 must be considered reserved and have a 0 written into their registers during power-up.

## DEFAULT VALUES

After a reset, critical registers are automatically loaded with default values. These values are indicated in Table 25, where an X refers to an undefined feature.

## LOGIC LEVELS

"Bit is set" is synonymous with "bit is set to Logic 1" or "writing Logic 1 for the bit." Similarly, "bit is cleared" is synonymous with "bit is set to Logic 0 " or "writing Logic 0 for the bit."

## RECOMMENDED START-UP SEQUENCE

To save system power during programming, the AD9674 powers up in power-down mode. To start the device up and initialize the data interface, the SPI commands listed in Table 24 are recommended. At a minimum, the profile memory for an index of 0 must be written (Address 0xF00 to Address 0xF03). If additional profiles and coefficient memory are required, these can be written after Profile Memory 0.

Table 24. SPI Write Start-Up Sequence Example

| Address | Value | Description |
| :---: | :---: | :---: |
| 0x000 | 0x3C | Initiates SPI reset |
| 0x002 | 0x0X (default) | Sets speed mode to 40 MHz |
| 0x0FF | $0 \times 01$ | Enables speed mode change (required after Register 0x002 writes) |
| 0x004 | 0x0F | Sets local registers to all channels |
| 0x005 | 0x3F | Sets local registers to all channels |
| $0 \times 113$ | 0x00 | Bypasses RF decimator; enable digital HPF |
| $0 \times 011$ | 0x06 (default) | Sets LNA gain $=21.6 \mathrm{~dB}$, VGA gain $=$ external, and PGA gain $=24 \mathrm{~dB}$ |
| 0xF00 | $0 \times F F$ | Continuous run mode enabled; do not power down channels (POWER_STOP LSB) |
| 0xF01 | 0x7F | Continuous run mode enabled; do not power down channels (POWER_STOP MSB) |
| 0xF02 | 0x00 | Powers up all channels 0 clock cycles after TX_TRIG $\pm$ (POWER_STOP LSB) |
| 0xF03 | 0x80 | Digital high-pass bypassed (POWER_STOP MSB) |
| $0 \times 10 C^{1}$ | 0x00 (default) | Sets the profile index (required after profile memory writes) |
| $0 \times 014$ | 0x00 | Sets output data format |
| $0 \times 008$ | $0 \times 00$ | TGC run mode ${ }^{2}$ |
| $0 \times 021$ | 0x05 | 14 bits, 8 lanes, frame clock output (FCO) covers entire frame |
| 0x199 | 0x80 | Enables automatic clocks per sample calculation |
| 0x19B | 0x50 | Serial format |
| $0 \times 188$ | $0 \times 01$ | Enables start code |
| 0x18B | $0 \times 27$ | Sets start code MSB |
| 0x18C | $0 \times 72$ | Sets start code LSB |
| $0 \times 182$ | 0x82 | Autoconfigures PLL |
| $0 \times 10{ }^{3}$ | $0 \times 20$ | Sets SPITX_TRIG and profile index |
| 0x00F | 0x18 (default) | Sets low-pass filter cutoff frequency and bandwidth mode |
| 0x02B | 0x40 | Sets analog LPF and HPF to defaults, tune filters ${ }^{4}$ |

[^2]AD9674

Table 25. Memory Map Registers

| Addr. (Hex) | Register Name | Bit 7 (MSB) | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 (LSB) | Default Value | Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Chip Configuration Registers |  |  |  |  |  |  |  |  |  |  |  |
| 0x000 | $\begin{aligned} & \text { CHIP_PORT_ } \\ & \text { CONFIG } \end{aligned}$ | 0 | $\begin{aligned} & \text { LSB first: } \\ & 0=\text { off } \\ & \text { (default), } \\ & 1=\text { on } \end{aligned}$ | $\begin{aligned} & \text { SPI reset: } \\ & 0=\text { off } \\ & \text { (default), } \\ & 1=\text { on } \end{aligned}$ | 1 | 1 | SPI reset: $0=$ off (default), 1 = on | $\begin{aligned} & \begin{array}{l} \text { LSB first: } \\ 0=\text { off } \\ \text { (default), } \\ 1=\text { on } \end{array} \end{aligned}$ | 0 | 0x18 | Mirror nibbles so LSB first or MSB Mode $I$ is set correctly regardless of shift mode. SPI reset reverts all registers (including LVDS registers), except Register 0x000, to their default values, and Register 0x000, Bit 2 and Bit 5 bits automatically clear. |
| f0x001 | CHIP_ID | Chip ID, Bits[7:0] (AD9674 = 0xA8), default |  |  |  |  |  |  |  | 0xA8 | Default is unique chip ID, different for each device; read only register. |
| 0x002 | CHIP_GRADE | X | X | ```Speed mode, Bits[5:4] (identify device variants of chip ID): \(00=\) Mode I (40 MSPS) (default), 01 = Mode II (65 MSPS), \(10=\) Mode III (80 MSPS), 11 = Mode III (125 MSPS)``` |  | X | X | X | X | 0x0X | Speed mode used to differentiate ADC speed power modes (must update Register 0x0FF after for the speed mode changes to take effect). |
| 0x0FF | DEVICE_UPDATE | X | X | X | X | X | X | X | X | 0x00 | A write to Register 0x0FF (value does not matter) resets all default register values (analog and ADC registers only; not JESD204B ones and not Register 0x00 or Register 0x02, Bits[5:4]) if Register 0x02 has been previously written since the last reset/load of defaults. |
| 0x004 | DEVICE_INDEX_2 | X | X | X | X | Data Channel H: $\begin{aligned} & 0=\text { off, } \\ & 1=\text { on } \\ & \text { (default) } \end{aligned}$ | Data Channel G: $\begin{aligned} & 0=\text { off, } \\ & 1=\text { on } \\ & \text { (default) } \end{aligned}$ | Data Channel F: $\begin{aligned} & 0=\text { off, } \\ & 1=\text { on } \\ & \text { (default) } \end{aligned}$ | Data <br> Channel E: $\begin{aligned} & 0=\text { off, } \\ & 1=\text { on } \\ & \text { (default) } \end{aligned}$ | 0x0F | Bits are set to determine which on-chip channel receives the next write command. |
| 0x005 | DEVICE_INDEX_1 | X | X | Clock Channel DCO $\pm$ : $0=$ off, 1 = on (default) | Clock Channel FCO $\pm$ : $0=$ off, 1 = on (default) | Data Channel D: $\begin{aligned} & 0=\text { off, } \\ & 1=\text { on } \\ & \text { (default) } \end{aligned}$ | Data <br> Channel C: $\begin{aligned} & 0=\text { off, } \\ & 1=\text { on } \\ & \text { (default) } \end{aligned}$ | Data Channel B: $\begin{aligned} & 0=\text { off, } \\ & 1=\text { on } \\ & \text { (default) } \end{aligned}$ | Data <br> Channel A: $\begin{aligned} & 0=\text { off, } \\ & 1=\text { on } \end{aligned}$ <br> (default) | 0x3F | Bits are set to determine which on-chip channel receives the next write command. |
| 0x008 | GLOBAL_MODES | X | LNA input impedance: $0=6 \mathrm{k} \Omega$ (default), $1=3 \mathrm{k} \Omega$ | X | 0 | 0 | $\begin{array}{r} \text { Internal } \\ 000=\mathrm{c} \\ 001=\text { full } \\ 0 \\ 011= \\ 100= \\ \text { (TGC } \end{array}$ | power-do chip run (TG power-dow $010=$ stand eset all LVDS CW Doppl is powered | wn mode: GC mode), wn (default), dby, S registers, er mode d down) | 0x01 | Determines generic modes of chip operation (global). |
| 0x009 | GLOBAL_CLOCK | X | X | X | X | X | X | X | $\begin{array}{\|l\|} \hline \text { DCS: } \\ 0=\text { off, } \\ 1=\text { on } \\ \text { (default) } \end{array}$ | 0x01 | Turns the internal DCS on and off (global). |
| 0x00A | PLL_STATUS | PLL lock status: $0=$ not locked (default), 1 = locked | X | X | X | X | X | X | X | 0x00 | Monitor PLL lock status (read only, global). |


| Addr. <br> (Hex) | Register Name | Bit 7 (MSB) | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 (LSB) | Default Value | Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x00D | TEST_IO | User test mode: $0=$ continuous, repeat user patterns (1, 2, 3, 4, 1, 2, 3, 4, ...) (default), $1=$ single clock cycle user patterns, then zeros (1, 2, 3, 4, 0, 0, ...) | X | Reset PN long gen $0=o n$, PN long running (default), 1 = off, PN long held in reset | Reset PN short gen: $0=$ on, PN short running (default), 1 = off, PN short held in reset | Output test mode: 0000 = off (default), 0001 = midscale short, $010=$ positive full-scale short, 011 = negative full-scale short, 0100 = checkerboard output, 0101 = PN sequence long, $0110=$ PN sequence short, 1 = one-word/zero-word toggle, $1000=$ user input, 1001:1110 = reserved, 11 = ramp output (see Table 16) |  |  |  | 0x00 | When register is set, the test data is placed on the output pins in place of normal data (local). |
| 0x00E | GPO | X | X | X | X | GPO3 output: 0 = low (default); 1 = high | $\begin{array}{\|l} \hline \text { GPO2 } \\ \text { output: } \\ 0=\text { low } \\ \text { (default); } \\ 1=\text { high } \end{array}$ | GPO1 output: 0 = low (default): $1=\text { high }$ | GPOO output: 0 = low (default); 1 = high | 0x00 | Values placed on GPOx pins (global). |
| 0x00F | FLEX_CHANNEL INPUT | Filter cutoff frequency control: $00000=1.45 \times(1 / 3) \times f_{\text {SAMPLE }}$, $00001=1.25 \times(1 / 3) \times \mathrm{f}_{\text {SAMPLE }}$, $00010=1.13 \times(1 / 3) \times \mathrm{f}_{\text {SAMPLE, }}$ $011=1.0 \times(1 / 3) \times \mathrm{f}_{\text {SAMPLE }}($ default $)$, $00100=0.9 \times(1 / 3) \times \mathrm{f}_{\text {SAMPLE, }}$ $00101=0.8 \times(1 / 3) \times f_{\text {SAMPLE }}$, $00110=0.75 \times(1 / 3) \times \mathrm{f}_{\text {SAMPLE }}$, $00111=$ reserved, $01000=1.45 \times(1 / 4.5) \times f_{\text {SAMPLE }}$, $01001=1.25 \times(1 / 4.5) \times f_{\text {SAMPLE }}$, $01010=1.13 \times(1 / 4.5) \times f_{\text {SAMPLE }}$, $01011=1.0 \times(1 / 4.5) \times \mathrm{f}_{\text {SAMPLE }}$, $01100=0.9 \times(1 / 4.5) \times \mathrm{f}_{\text {SAMPLE }}$, $01101=0.8 \times(1 / 4.5) \times \mathrm{f}_{\text {SAMPLE }}$, $01110=0.75 \times(1 / 4.5) \times f_{\text {SAMPLE }}$, $01111=$ reserved, $10000=1.45 \times(1 / 6) \times f_{\text {SAMPLE }}$, $10001=1.25 \times(1 / 6) \times \mathrm{f}_{\text {SAMPLE }}$, $10010=1.13 \times(1 / 6) \times f_{\text {SAMPLE }}$, $10011=1.0 \times(1 / 6) \times f_{\text {SAMPLE }}$, $10100=0.9 \times(1 / 6) \times f_{\text {SAMPLE }}$, $10101=0.8 \times(1 / 6) \times f_{\text {SAMPLE, }}$, $10110=0.75 \times(1 / 6) \times \mathrm{f}_{\text {SAMPLE, }}$ 10111 = reserved |  |  |  |  | Band mode: 0 = low (default, 8 MHz to 18 MHz ), 1 = high ( 13.5 MHz to 30 MHz ) | X | X | 0x18 | Antialiasing filter cutoff (global). |
| $0 \times 010$ | FLEX_OFFSET | X | X | 1 | 0 | 0 | 0 | 0 | 0 | 0x20 | Reserved. |
| 0x011 | FLEX_GAIN | $\begin{gathered} \text { Digital VGA gain control: } \\ 0000=\text { GAIN } \pm \text { pins enabled (default), } \\ 0001=0.0 \mathrm{~dB} \text { (maximum gain, GAIN } \pm \text { pins disabled), } \\ 0010=-3.5 \mathrm{~dB}, \\ 0011=-7.0 \mathrm{~dB}, \\ \cdots, \\ 1110=45 \mathrm{~dB} \\ 1111=45 \mathrm{~dB} \end{gathered}$ |  |  |  | $\begin{gathered} \text { PGA gain: } \\ 00=21 \mathrm{~dB}, \\ 01=24 \mathrm{~dB} \text { (default), } \\ 10=27 \mathrm{~dB}, \\ 11=30 \mathrm{~dB} \end{gathered}$ |  | LNA gain:$\begin{gathered} 00=15.6 \mathrm{~dB}, \\ 01=17.9 \mathrm{~dB}, \\ 10=21.6 \mathrm{~dB} \\ \text { (default) } \end{gathered}$ |  | 0x06 | LNA and PGA gain adjustment (global). |
| 0x012 | BIAS_CURRENT | X | X | X | X | 1 | PGA bias: $0=100 \%$ (default), $1 \text { = 60\% }$ | $\begin{gathered} \text { LNA bias: } \\ 00=\text { high, } \\ 01=\text { midhigh (default), } \\ 10=\text { midlow, } \\ 11=\text { low } \end{gathered}$ |  | 0x09 | LNA bias current adjustment (global). |
| $0 \times 013$ | RESERVED_13 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x00 | Reserved. |
| 0x014 | OUTPUT_MODE | X | X | X | Output data enable: $0=$ enable (default), 1 = disable | X | Output data invert: $0=$ disable (default), 1 = enable | Output data format: 00 = offset binary, $01=$ twos complement (default), $10=$ gray code, 11 = reserved |  | 0x01 | Data output modes (local). |
| 0x015 | OUTPUT_ADJUST | LVDS output standard: $0=$ ANSI-644 (default), 1 = IEEE 1596.3 (low power) | 1 | 1 | 0 | LVDS drive strength enable: $0=$ disable (default), 1 =enable | LVDS drive current:$000=3.72 \mathrm{~mA}$,$001=3.5 \mathrm{~mA}$ (default),$010=3.30 \mathrm{~mA}$,$011=2.96 \mathrm{~mA}$,$100=2.82 \mathrm{~mA}$,$101=2.57 \mathrm{~mA}$,$110=2.27 \mathrm{~mA}$,$111=2.0 \mathrm{~mA}$ (reduced range) |  |  | 0x61 | Data output levels (global). |

## AD9674

| Addr. <br> (Hex) | Register Name | Bit 7 (MSB) | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 (LSB) | Default Value | Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x016 | FLEX_OUTPUT_ PHASE | X | X | 0 | DCO signal invert: $0=$ disable (default), 1 = enable | X | X | DCO with 00 | nal phase adjust spect to DOUT: $90^{\circ}$ (default), $\begin{aligned} & 01=0^{\circ}, \\ & 10=0^{\circ}, \\ & 1=-90^{\circ} \end{aligned}$ | 0x00 | DCO signal inversion and coarse phase adjustment (global). |
| 0x017 | FLEX_OUTPUT_ DELAY | $\begin{aligned} & \text { DCO signal delay } \\ & \text { enable: } \\ & 0=\text { disable (default), } \\ & 1=\text { enable } \end{aligned}$ | X | X |  | $\begin{array}{r} \hline \text { DCO s } \\ 0000 \\ 00 \\ 00 \\ \\ 11 \\ 11 \\ 11 \end{array}$ | $\begin{array}{rl} \text { signal cl } \\ 0 & 100 \\ 001 & \text { ps } \\ 010 & =3 \\ \ldots \\ 1101 & =3 \\ 1110 & =3 \\ 1111 & =3 \end{array}$ | delay: <br> fault), <br> s, s, |  | 0x00 | DCO signal delay (global). |
| 0x018 | RESERVED_018 | X | X | X | X | X | 1 | 0 | 0 | 0x04 | Reserved (global). |
| 0x019 | $\begin{aligned} & \hline \text { USER_-_ } \\ & \text { PATT1_LSB } \end{aligned}$ | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 | 0x00 | User-Defined Pattern 1, LSB (global). |
| 0x01A | $\begin{aligned} & \hline \text { USER_- }^{\text {PATT1_MSB }} \end{aligned}$ | B15 | B14 | B13 | B12 | B11 | B10 | B9 | B8 | 0x00 | User-Defined Pattern 1, MSB (global). |
| 0x01B | $\begin{aligned} & \hline \text { USER_} \\ & \text { PATT2_LSB } \end{aligned}$ | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 | 0x00 | User-Defined Pattern 2, LSB (global). |
| 0x01C | $\begin{aligned} & \hline \text { USER_} \\ & \text { PATT2_MSB } \end{aligned}$ | B15 | B14 | B13 | B12 | B11 | B10 | B9 | B8 | 0x00 | User-Defined Pattern 2, MSB (global). |
| 0x01D | $\begin{array}{\|l\|} \hline \text { USER_- } \\ \text { PATT3_LSB } \\ \hline \end{array}$ | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 | 0x00 | User-Defined Pattern 3, LSB (global). |
| 0x01E | $\begin{aligned} & \text { USER_} \\ & \text { PATT3_MSB } \end{aligned}$ | B15 | B14 | B13 | B12 | B11 | B10 | B9 | B8 | 0x00 | User-Defined Pattern 3, MSB (global). |
| 0x01F | $\begin{array}{\|l\|} \hline \text { USER_- } \\ \text { PATT4_LSB } \end{array}$ | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 | 0x00 | User-Defined Pattern 4, LSB (global). |
| 0x020 | $\begin{aligned} & \text { USER_- } \\ & \text { PATT4_MSB } \end{aligned}$ | B15 | B14 | B13 | B12 | B11 | B10 | B9 | B8 | 0x00 | User-Defined Pattern 4, MSB (global). |
| 0x021 | $\begin{aligned} & \text { FLEX_- } \\ & \text { SERIAL_CTRL } \end{aligned}$ | 0 | FCO signal invert: $0=$ not inverted (default), 1 = inverted |  | mode: <br> annel/lane (default), annel/lane lanes), annel/lane anes), annel/lane lane) | Lane low rate: $0=$ nomal (default), 1 = low sample frequency ( $<32 \mathrm{MHz}$ ) | X |  | t word length: <br> bits (default), <br> $=14$ bits, <br> $=16$ bits, <br> $=$ reserved | 0x00 | LVDS control (global). |
| 0x022 | SERIAL CH_STAT | X | X | X | X | X | X | X | Channel power-down: $\begin{aligned} & 1=\text { on, } \\ & 0=\text { off } \\ & \text { (default) } \end{aligned}$ | 0x00 | Used to power down individual channels (local). |
| 0x02B | FLEX_FILTER | X | Enables automatic low-pass tuning: 1 = on (self clearing) | X | X | Bypass analog HPF: $0=$ off (default), 1 = on | X |  | high-pass filter cutoff: <br> $\mathrm{p} / 12$ (default), $1 \text { = } \mathrm{f}_{\mathrm{L} P} / 9$ <br> $0=\mathrm{f}_{\mathrm{L} P} / 6$, $11=\mathrm{f}_{\mathrm{L}} / 3$ | 0x00 | Filter cutoff (global); (fip $=$ low-pass filter cutoff frequency in MSPS). |
| 0x02C | LNA_TERM | X | X | X | X | X | X |  | $-x, \text { LOSW-x }$ <br> nnection: <br> $R_{\text {FB1 }}$ (default), $\begin{aligned} & =\left(R_{F B 1}\| \| R_{F B 2}\right), \\ & 10=R_{F B 2}, \\ & 11=\infty \end{aligned}$ | 0x00 | LNA active termination/ input impedance (global). |


| Addr. <br> (Hex) | Register Name | Bit 7 (MSB) | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 (LSB) | Default Value | Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x02D | $\begin{aligned} & \text { CW_ENABLE_ } \\ & \text { PHASE } \end{aligned}$ | X | X | X | $\begin{aligned} & \text { CW Doppler } \\ & \text { channel } \\ & \text { enable: } \\ & 0=\text { off } \\ & \text { (default), } \\ & 1=\text { on } \end{aligned}$ | I/Q demodulator phase: $0000=0^{\circ}$ (default), <br> $=22.5^{\circ}$ (not valid for 4LO mode), $0010=45^{\circ}$, <br> $=67.5^{\circ}$ (not valid for 4LO mode), $0100=90^{\circ}$, <br> $=112.5^{\circ}$ (not valid for 4LO mode), $0110=135^{\circ}$, <br> $=157.5^{\circ}$ (not valid for 4LO mode), $1000=180^{\circ},$ <br> $202.5^{\circ}$ (not valid for 4LO mode), $1010=225^{\circ}$, <br> $=247.5^{\circ}$ (not valid for 4LO mode), $1100=270^{\circ},$ <br> $292.5^{\circ}$ (not valid for 4LO mode), $1110=315^{\circ}$, <br> $=337.5^{\circ}$ (not valid for 4LO mode) |  |  |  | 0x00 | Phase of demodulators (local, chip). |
| 0x02E | CW_LO_MODE | Partially enable LVDS during CW 0: LVDS link disabled during CW (default), <br> 1:LVDS link partially enabled during CW, PLL, FCO, and DCO are enabled, while LVDS data drivers are disabled (switching activity can degrade CW performance) | RESET $\pm$ with MLO $\pm$ clock edge: 0 = synchronous (default), 1 = asynchronous | Synchronous RESET $\pm$ sampling MLO $\pm$ clock edge: $0=$ falling (default), $1=$ rising | RESET $\pm$ signal polarity: $0=$ active high (default), 1 = active low | MLO $\pm$ and RESET $\pm$ buffer enable (in all modes except CW mode): 0 = power down (default), 1 = enable | LO mode <br> $00 X=4 L O$, third to fifth odd harmonic rejection (default) <br> $010=8$ LO, third to fifth odd harmonic rejection <br> $011=8 \mathrm{LO}$, third to $13^{\text {th }}$ odd harmonic rejection $100=16 \mathrm{LO}$, third to fifth odd harmonic rejection $101=16 \mathrm{LO}$, third to $13^{\text {th }}$ odd harmonic rejection 11X = reserved |  |  | 0x00 | CW mode functions (global). |
| 0x02F | CW_OUTPUT | CW output dc bias voltage: <br> $0=$ bypass, <br> 1 = enable (default) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x80 | CW dc voltage output control (global). |
| 0x102 | RESERVED_102 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x00 | Reserved. |
| 0x103 | RESERVED_103 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x00 | Reserved. |
| 0x104 | RESERVED_104 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0x3F | Reserved. |
| 0x105 | RESERVED_105 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x00 | Reserved. |
| 0x106 | RESERVED_106 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 9 | 0x00 | Reserved. |
| 0x107 | RESERVED_107 | 0 | 0 | 0 | 0 | 0 | 0 | X | X | Read only | Reserved. |
| 0x108 | RESERVED_108 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x00 | Reserved. |
| 0x109 | VGA_TEST | X | X | X | VGA/AAF test mode enable: 0 = off (default), $1=$ on | X | $\begin{gathered} \text { VGA/AAF output test mode: } \\ 000=\text { Channel A (default), } \\ 001=\text { Channel B, } \\ 010=\text { Channel C, } \\ 011=\text { Channel D, } \\ 100=\text { Channel E, } \\ 101=\text { Channel F, } \\ 110=\text { Channel G, } \\ 111=\text { Channel H } \end{gathered}$ |  |  | 0x00 | VGA/AAF test mode, enables AAF output to GPO2 and GPO3 pins (global). |
| 0x10C | PROFILE_INDEX | X | X | Manual TX_TRIG: $0=$ off, use pin (default), $1=o n$, auto generate TX_TRIG (self clears) | Profile index, Bits[4:0] |  |  |  |  | 0x00 | Index for profile memory; selects active profile (global). |
| 0x10D | RESERVED_10D | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0xFF | Reserved. |
| 0x10E | RESERVED_10E | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0xFF | Reserved. |
| 0x10F | DIG_OFFSET_CAL | 0 | 0 | 0 | 0 | Digital offset calibration status: $0=$ not complete (default), 1 = complete | Digital offset calibration: $000=$ disable correction, reset correction value (default), $001=$ average $2^{10}$ samples, $010=$ average $2^{11}$ samples, $111=$ average $2^{16}$ samples |  |  | 0x00 | Controls digital offset calibration enable and number of samples used (global). |

## AD9674

| Addr. <br> (Hex) | Register Name | Bit 7 (MSB) | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 (LSB) | Default Value | Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x110 | DIG_OFFSET_ CORR1 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 0x00 | Offset correction LSB (local, chip). |
| 0x111 | $\begin{aligned} & \hline \text { DIG_OFFSET_ } \\ & \text { CORR2 } \end{aligned}$ | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | 0x00 | Offset correction MSB (local, chip). |
|  |  |  |  |  |  |  |  |  |  |  |  |
| 0x112 | POWER_ MASK_CONFIG | X | X | X | $\begin{gathered} \text { Power-up setup time (POWER_SETUP): } \\ 00000=0, \\ 00001=1 \times 40 / \text { fsAMPLE } \\ 00010=2 \times 40 / f_{\text {sAMPLE }} \text { (default), } \\ 00011=3 \times 40 / \text { sAMPLE, }^{\ldots} \\ 11111=31 \times 40 / f_{\text {SAMPLE }} \end{gathered}$ |  |  |  |  | 0x02 | Power setup time used to set the power-up time (global). |
| 0x113 | DIG_CONFIG | X | X | Digital high-pass filter: $0=$ enable (default), 1 = bypass | 0 | $\begin{array}{r} \text { Decim } \\ \text { filter } \\ 00=\mathrm{RF} 2 \\ \text { bypasse } \\ 01=\mathrm{RF} 2 \\ \text { enable } \\ \text { ban } \\ 1 \mathrm{X}=\mathrm{RF} 2 \end{array}$ <br> enabled | tor and nable: decimator (default), decimator and low filter, decimator high band er, |  | X | 0x00 | Enables stages of the digital processing (global). |
| 0x115 | CHIP_ADDR_EN | X | X | Chip address mode: $0=$ disable (default), 1 =enable | Chip address qualifier: 00000 (default), if read, returns state of Pin ADDR4 to Pin ADDR0 |  |  |  |  | 0x00 | Chip address mode enables the addressing of specific devices if the value of Bits[4:0] qualifier equals the state on the ADDR4 to ADDRO pins (global). |
| $0 \times 116$ | ANALOG TEST_TONE | X | X | X | X | Analog test signal amplitude (see Table 17 to Table 19) |  | $\begin{gathered} \text { Analog test signal } \\ \text { frequency: } \\ 00=\mathrm{f}_{\text {SAMPLE }} / 4 \text { (default), } \\ 01=\mathrm{f}_{\text {SAMPLE }} / 8, \\ 10=\mathrm{f}_{\text {SAMPLE }} / 16, \\ 11=\mathrm{f}_{\text {SAMPLE }} / 32 \end{gathered}$ |  | 0x00 | Analog test tone amplitude and frequency (global). |
| 0x117 | DIG_SINE TEST_FREQ | X | X | X | $\begin{gathered} \hline \text { Digital test tone frequency: } \\ 00000=1 \times \mathrm{f}_{\text {SAMPLE }} / 64, \\ 00001=2 \times \mathrm{f}_{\text {SAMPLE }} / 64, \\ \ldots, \\ 11111=32 \times \mathrm{f}_{\text {SAMPLE }} / 64 \end{gathered}$ |  |  |  |  | 0x00 | Digital sine test tone frequency (global). |
| 0x118 | $\begin{aligned} & \text { DIG_SINE_- } \\ & \text { TEST_AMP } \end{aligned}$ | X | X | X | X |  | $\begin{array}{r} \text { Cigital test to } \\ 0000=A_{\text {full }} \\ 0001=A \\ 0010=A_{2} \\ 1111=A \end{array}$ | ne amplitud SCALE (default) full-scale/2, Ul-Scale/ $2^{2}$, ...', |  | 0x00 | Digital sine test tone amplitude (global). |
| 0x119 | $\begin{array}{\|l\|} \hline \text { DIG_SINE__-_OFFSET } \\ \text { TEST_ } \end{array}$ | Offset multiplier (a): Offset exponent (b): <br> $01111=15$, $000=0$ (default), <br> $01110=14$, $001=1$, <br> $\ldots$, $\ldots$, <br> $00000=0$ (default), $111=7$ <br> $11111=-1$,  <br> $\ldots$,  <br> $1000=-16$  |  |  |  |  |  |  |  | 0x00 | Digital sine test tone offset (global). |
| 0x11A | TEST_MODE CH_ENABLE | Channel H enable: $0=$ off (default), $1=$ on | $\begin{array}{\|l} \hline \text { ChannelG } \\ \text { enable: } \\ 0=\text { off } \\ \text { (default), } \\ 1=\text { on } \end{array}$ | Channel F enable: $0=$ off (default), $1=$ on | $\begin{array}{\|l} \hline \text { Channel E } \\ \text { enable: } \\ 0=\text { off } \\ \text { (default), } \\ 1=\text { on } \end{array}$ | $\begin{array}{\|l} \hline \text { Channel D } \\ \text { enable: } \\ 0=\text { off } \\ \text { (default), } \\ 1=\text { on } \\ \hline \end{array}$ | $\begin{array}{\|l} \hline \text { ChannelC } \\ \text { enable: } \\ 0=\text { off } \\ \text { (default), } \\ 1=\text { on } \end{array}$ | Channel B enable: $0=$ off (default), $1=$ on | Channel A enable: $0=$ off (default), $1=$ on | 0x00 | Enables channels for test mode (global). |


| Addr. <br> (Hex) | Register Name | Bit 7 (MSB) | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 (LSB) | Default Value | Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x11B | $\begin{aligned} & \text { TEST_MODE_ } \\ & \text { CONFIG } \end{aligned}$ | X | X | X | X | X | Test mode selection: <br> $000=$ disable test modes (default), <br> 001 = enable digital sine test mode, $010=$ reserved <br> 011 = enable channel ID test mode <br> (16-bit data $=$ digital ramp ( 7 bits) + <br> reserved bit (0) + Channel ID (3 bits) + chip address (5 bits), <br> $100=$ enable analog test tone, 101 = reserved, <br> $110=$ reserved, <br> $111=$ reserved |  |  | 0x00 | Enables digital test modes (global). |
| 0x11C | RESERVED_11C | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x00 | Reserved. |
| 0x11D | RESERVED_11D | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x00 | Reserved. |
| 0x11E | RESERVED_11E | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x00 | Reserved. |
| 0x11F | RESERVED_11F | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x00 | Reserved. |
| 0x120 | CW_TEST_TONE | 0 | CW I/Q output swap: $0=$ disable (default), 1 = enable | LNA offset cancellation: 0 = enable (default), 1 = disable | LNA offset cancellation transconductance:$\begin{gathered} 00=0.5 \mathrm{mS} \text { (default), } \\ 01=1.0 \mathrm{mS}, \\ 10=1.5 \mathrm{mS}, \\ 11=2.0 \mathrm{mS} \end{gathered}$ |  | CW analog test tone override for Register 0x116 <Bits[1:0] > <br> $00=$ disable override (default) 01 = set analog test tone frequency to fo $1 \mathrm{X}=$ set analog test tone frequency to dc |  | 0 | 0x00 | Sets the frequency of the analog test tone to $f_{L O}$ in CW Doppler mode; enables I/Q output swap; LNA offset cancellation control (global). |
| 0x180 | RESERVED_180 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0x87 | Reserved. |
| 0x181 | RESERVED_181 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x00 | Reserved. |
| 0x182 | PLL_STARTUP | PLL auto configure: $0=$ disable (default), 1 = enable | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0x02 | PLL control (global). |
| 0x183 | RESERVED_183 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0x07 | Reserved. |
| 0x184 | RESERVED_184 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x00 | Reserved. |
| 0x186 | RESERVED_186 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0xAE | Reserved. |
| 0x187 | RESERVED_187 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0x20 | Reserved. |
| 0x188 | START_CODE_EN | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Start code identifier: $0=$ disable, 1 = enable (default) | 0x01 | Enables start code identifier (global). |
| 0x189 | RESERVED_189 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x00 | Reserved. |
| 0x18A | RESERVED_18A | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x00 | Reserved. |
| 0x18B | START_CODE_MSB | B15 | B14 | B13 | B12 | B11 | B10 | B9 | B8 | 0x27 | Start code MSB (global). |
| 0x18C | START_CODE_LSB | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 | 0x72 | Start code LSB (global). |
| 0x190 | RESERVED_190 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0x10 | Reserved. |
| 0x191 | RESERVED_191 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x00 | Reserved. |
| 0x192 | RESERVED_192 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0x18 | Reserved. |
| 0x193 | RESERVED_193 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x00 | Reserved. |
| 0x194 | RESERVED_194 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0x1C | Reserved. |
| 0x195 | RESERVED_195 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x00 | Reserved. |
| 0x196 | RESERVED_196 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0x18 | Reserved. |
| 0x197 | RESERVED_197 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x00 | Reserved. |

## AD9674

| Addr. <br> (Hex) | Register Name | Bit 7 (MSB) | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 (LSB) | Default Value | Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x198 | CLOCK_DOUBLING | 0 | 0 | 0 | 0 |  | freq <br> 00 | $\begin{aligned} & \text { doubling } \\ & \text { 1defaul } \\ & 1=2, \\ & 0=4, \\ & 1=8, \\ & \text { = }=16, \\ & =32, \\ & =64, \\ & =128, \\ & =1 / 256, \\ & =1 / 128, \\ & =1 / 64, \\ & =1 / 32, \\ & =1 / 16, \\ & =1 / 8, \\ & =1 / 4, \\ & =1 / 2 \end{aligned}$ | vider: | 0x00 | DCO frequency control (global). |
| 0x199 | SAMPLE_CLOCK_ COUNTER | Enables clocks per sample auto calculation: $0=$ off (default), $1=$ on | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x00 | Enables FCO function (global). |
| 0x19A | DATA_OUTPUT_ INVERT | X | X | X | X | X | X | $x$ | Inverts data output: $0=$ <br> noninverted (default), 1 = inverted | 0x00 | Inverts DOUT signal outputs (global). |
| 0x19B | SERIAL_FORMAT | X | Enables FCO for start code sample: $0=$ disable, 1 = enable (default) | Enables FCO for extra sample at end of burst: $0=$ disable, 1 = enable (default) | Enables FCO continuously: 0 = only during burst, $1=$ continuous (default) |  | $\begin{aligned} & \text { FCC } \\ & \text { O sign } \\ & 01=F C \\ & 0=F C C \\ & 01=F C \\ & 10=F C \\ & 111=F \end{aligned}$ | nal rotat ned with bit befor its befor ..., bits after bits after bit after | OUT signal, <br> OUT, <br> OUT, <br> UT, <br> UT, <br> UT | 0x70 | FCO signal controls (global). |
| 0x19C | RESERVED_19C | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0x10 | Reserved. |
| 0x19D | RESERVED_19D | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x00 | Reserved. |
| 0x19E | RESERVED_19E | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0x10 | Reserved. |
| 0x19F | RESERVED_19F | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x00 | Reserved. |
| 0x1A0 | RESERVED_1A0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x00 | Reserved. |
| 0x1A1 | RESERVED_1A1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x00 | Reserved. |
| Profile Memory Registers |  |  |  |  |  |  |  |  |  |  |  |
| $\begin{aligned} & \text { 0xF00 } \\ & \text { to } \\ & \text { OxFFF } \end{aligned}$ | Profile memory | $32 \times 64$ bits |  |  |  |  |  |  |  | 0x00 | Vector profile memory (global). |

## MEMORY MAP REGISTER DESCRIPTIONS

For more information about the SPI memory map and other functions, consult the AN-877 Application Note, Interfacing to High Speed ADCs via SPI.

## Transfer (Register 0x0FF)

All registers except Register 0x002 update as soon as they are written. Writing to Register 0x0FF (the value written is don't care) initializes and updates the speed mode (Address 0x002) and resets all other registers to their default values (analog and ADC registers only, and not JESD204B registers, Register 0x000 or Register 0x002).

Set the speed mode in Register 0x002 and write to Register 0x0FF at the beginning of the setup of the SPI writes after the device is powered up to avoid rewriting other registers after Register 0x0FF is written.

## Profile Index and Manual TX_TRIG (Register 0x10C)

The vector profile is selected using the profile index in Register 0x10C, Bits[4:0]. The manual TX_TRIG control in Bit 5 generates a TX_TRIG signal internal to the device. This signal is asynchronous to the ADC sample clock. Therefore, it cannot be used to align the data output or initiate advanced power mode across multiple devices in the system. The external pin driven TX_TRIG $\pm$ control is recommended for systems that require synchronization of these features across multiple AD9674 devices.

## OUTLINE DIMENSIONS



Figure 55. 144-Ball Chip Scale Package, Ball Grid Array [CSP_BGA]
(BC-144-1)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model $^{\mathbf{1}}$ | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| AD9674KBCZ | $0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 144-Ball Chip Scale Package, Ball Grid Array [CSP_BGA] <br> AD9670EBZ | Evaluation Board |

${ }^{1} Z=$ RoHS Compliant Part.


[^0]:    ${ }^{1}$ The ADC speed modes depending on the encoding clock rate.
    ${ }^{2}$ For a complete set of definitions and information about how these tests were completed, see the AN-835 Application Note, Understanding High Speed ADC Testing and Evaluation.
    ${ }^{3}$ The slashes mean that the four different power and current values are listed for the four different modes (Mode I, Mode II, Mode III, Mode IV).
    ${ }^{4}$ The overrange condition is specified as 6 dB more than the full-scale input range.
    ${ }^{5}$ The internal LO frequency, fLo, is generated from the supplied multiplier local oscillator frequency, $\mathrm{f}_{\mathrm{m} L 0}$, by dividing it up by a configurable divider value ( M ) that can be 4,8 , or 16 ; the MLO signal is named 4LO, 8 LO, or 16 LO, accordingly.

[^1]:    ${ }^{1}$ For a complete set of definitions and information about how these tests were completed, see the AN-835 Application Note, Understanding High Speed ADC Testing and Evaluation.
    ${ }^{2}$ Specified for LVDS and LVPECL only.
    ${ }^{3}$ Specified for 13 SDIO pins sharing the same connection.

[^2]:    ${ }^{1}$ Setting the profile index requires an additional SPI write in SPI MSB mode before the chip runs to complete the current profile buffer update.
    ${ }^{2}$ Running the chip from full power-down mode requires $375 \mu s$ wake-up time, as listed in Table 3.
    ${ }^{3}$ Software TX_TRIG switches the demodulator/decimator digital block to a running state. The software TX_TRIG signal may not be needed if a hardware TX_TRIG signal is used to run the digital block.
    ${ }^{4}$ Tuning the filters requires 512 ADC clock cycles.

